

#### Features

- Very high speed: 45 ns
- Wide voltage range: 2.20V-3.60V
- Pin-compatible with CY62137CV30
- Ultra-low standby power
  - Typical standby current: 1µA
  - Maximum standby current: 7µA
- Ultra-low active power
  - Typical active current: 2 mA @ f = 1 MHz
- Easy memory expansion with  $\overline{CE}$ , and  $\overline{OE}$  features
- · Automatic power-down when deselected
- CMOS for optimum speed/power
- Byte power-down feature
- Offered in Pb-free 48-ball VFBGA and 44-pin TSOPII package

# 2-Mbit (128K x 16) Static RAM

#### Functional Description<sup>[1]</sup>

The CY62137EV30 is a high-performance CMOS static RAM organized as 128K words by 16 bits. This device features advanced circuit design to provide ultra-low active current. This is ideal for providing More Battery Life<sup>TM</sup> (MoBL<sup>®</sup>) in portable applications such as cellular telephones. The device also has an automatic power-down feature that significantly reduces power consumption by 90% when addresses are not toggling. The device can also be put into standby mode reducing power consumption by <u>more</u> than 99% when deselected (CE HIGH or both BLE and BHE are HIGH). The input/output pins (I/O<sub>0</sub> through I/O<sub>15</sub>) are placed in a high-impedance state when: deselected (CE HIGH), outputs are disabled (OE HIGH), both Byte High Enable and Byte Low Enable are disabled (BHE, BLE HIGH), or during a write operation (CE LOW and WE LOW).

Writing to the device is accomplished by asserting Chip Enable (CE) and Write Enable (WE) inputs LOW. If Byte Low Enable (BLE) is LOW, then data from I/O pins (I/O<sub>0</sub> through I/O<sub>7</sub>), is written into the location specified on the address pins (A<sub>0</sub> through A<sub>16</sub>). If Byte High Enable (BHE) is LOW, then data from I/O pins (I/O<sub>8</sub> through I/O<sub>15</sub>) is written into the location specified on the address pins (A<sub>0</sub> through A<sub>16</sub>).

Reading <u>from</u> the device is accomplished by asserting Chip Enable (CE) and Output Enable (OE) LOW while forcing the Write Enable (WE) HIGH. If Byte Low Enable (BLE) is LOW, then data from the memory location specified by the <u>address</u> pins will appear on  $I/O_0$  to  $I/O_7$ . If Byte High Enable (BHE) is LOW, then data from memory will appear on  $I/O_8$  to  $I/O_{15}$ . See the truth table at the back of this data sheet for a complete description of read and write modes.

The CY62137EV30 is available in 48-ball VFBGA and 44-pin TSOPII packages.



#### Note:

1. For best practice recommendations, please refer to the Cypress application note "System Design Guidelines" on http://www.cypress.com.

198 Champion Court

San Jose, CA 95134-1709 • 408-943-2600 Revised February 14, 2006



#### Pin Configurations<sup>[2, 3]</sup>



| $\begin{array}{cccccccccccccccccccccccccccccccccccc$ | 4 3 4 4 9 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0                                                                   | O<br>2<br>3<br>4<br>5<br>6<br>7<br>8<br>9<br>10<br>11<br>12<br>13<br>14<br>5<br>16<br>17<br>18 | <ul> <li>44</li> <li>43</li> <li>42</li> <li>41</li> <li>40</li> <li>39</li> <li>38</li> <li>37</li> <li>36</li> <li>35</li> <li>34</li> <li>33</li> <li>32</li> <li>31</li> <li>30</li> <li>29</li> <li>28</li> <li>27</li> </ul> | A56 A70EHEE 1514<br>10000000000000000000000000000000000                               |
|------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|
|                                                      | I <u>/O7</u><br>WE<br>A <sub>16</sub><br>A <sub>15</sub><br>A <sub>15</sub><br>A <sub>14</sub><br>A <sub>13</sub> | 16<br>17<br>18<br>19<br>20<br>21                                                               | 29<br>28<br>27<br>26<br>25<br>24                                                                                                                                                                                                   | I/O <sub>8</sub><br>  NC<br>  A <sub>8</sub><br>  A <sub>9</sub><br>  A <sub>10</sub> |

44 TSOP II (Top View)

#### **Product Portfolio**

| Range (V)            |      | Speed<br>(ns) |                                                |       |                            |      | Standby                    | ISB2 (μA) |
|----------------------|------|---------------|------------------------------------------------|-------|----------------------------|------|----------------------------|-----------|
|                      |      | ()            | Operating I <sub>CC</sub> (mA)f = 1MHzf = fmax |       |                            |      | Juliuby                    | ISB2 (µA) |
|                      |      |               | 1 1 1                                          | IVIHZ | t = t                      | max  |                            |           |
| yp. <sup>[7]</sup> N | Max. |               | <b>Typ.</b> <sup>[7]</sup>                     | Max.  | <b>Typ.</b> <sup>[7]</sup> | Max. | <b>Typ.</b> <sup>[7]</sup> | Max.      |
| 3.0V 3               | 3.6V | 45 ns         | 2                                              | 2.5   | 15                         | 20   | 1                          | 7         |
| -                    | -    | •             | -                                              |       |                            |      |                            |           |

Note:

NC pins are not connected on the die.
 Pins D3, H1, G2, and H6 in the BGA package are address expansion pins for 4 Mb, 8 Mb, 16 Mb, and 32 Mb, respectively.



#### **Maximum Ratings**

(Above which the useful life may be impaired. For user guidelines, not tested.)

| Storage Temperature | –65°C to + 150°C |
|---------------------|------------------|
| Ambient Temperature | with             |

Power Applied .....-55°C to + 125°C Supply Voltage to Ground Potential .....-0.3V to 3.9V (V<sub>CC(MAX)</sub> + 0.3V) DC Voltage Applied to Outputs in High-Z State  $^{[4,\ 5]}$  .....-0.3V to 3.9V (V\_{CC\ MAX} + 0.3V)

#### Electrical Characteristics Over the Operating Range

| DC Input Voltage $^{[4,\ 5]}0.3V$ to $3.9V$ | (V <sub>CC MAX</sub> + 0.3V) |
|---------------------------------------------|------------------------------|
| Output Current into Outputs (LOW)           |                              |

| Static Discharge Voltage       | > 2001V  |
|--------------------------------|----------|
| (per MIL-STD-883, Method 3015) |          |
| Latch-up Current               | > 200 mA |

#### **Operating Range**

| Device           | Range      | Ambient<br>Temperature | V <sub>CC</sub> <sup>[6]</sup> |
|------------------|------------|------------------------|--------------------------------|
| CY62137EV30-45LL | Industrial | –40°C to +85°C         | 2.2V to 3.6V                   |

|                  |                                                        | <b>Test Conditions</b>                                                                                                                                                |                                        |      | 45 ns                      |                      |      |
|------------------|--------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|------|----------------------------|----------------------|------|
| Parameter        | Description                                            |                                                                                                                                                                       |                                        | Min. | <b>Typ.</b> <sup>[7]</sup> | Max.                 | Unit |
| V <sub>OH</sub>  | Output HIGH Voltage                                    | I <sub>OH</sub> = -0.1 mA                                                                                                                                             | V <sub>CC</sub> = 2.20V                | 2.0  |                            |                      | V    |
|                  |                                                        | I <sub>OH</sub> = -1.0 mA                                                                                                                                             | V <sub>CC</sub> = 2.70V                | 2.4  |                            |                      | V    |
| V <sub>OL</sub>  | Output LOW Voltage                                     | I <sub>OL</sub> = 0.1 mA                                                                                                                                              | V <sub>CC</sub> = 2.20V                |      |                            | 0.4                  | V    |
|                  |                                                        | I <sub>OL</sub> = 2.1mA                                                                                                                                               | V <sub>CC</sub> = 2.70V                |      |                            | 0.4                  | V    |
| V <sub>IH</sub>  | Input HIGH Voltage                                     | $V_{\rm CC} = 2.2 \text{V to } 2.7 \text{V}$                                                                                                                          | /                                      | 1.8  |                            | V <sub>CC</sub> +0.3 | V    |
|                  |                                                        | V <sub>CC</sub> = 2.7V to 3.6V                                                                                                                                        | ,                                      | 2.2  |                            | V <sub>CC</sub> +0.3 | V    |
| V <sub>IL</sub>  | Input LOW Voltage                                      | V <sub>CC</sub> = 2.2V to 2.7V                                                                                                                                        |                                        | -0.3 |                            | 0.6                  | V    |
|                  |                                                        | V <sub>CC</sub> = 2.7V to 3.6V                                                                                                                                        |                                        | -0.3 |                            | 0.8                  | V    |
| I <sub>IX</sub>  | Input Leakage Current                                  | $GND \le V_I \le V_{CC}$                                                                                                                                              |                                        | -1   |                            | +1                   | μA   |
| I <sub>OZ</sub>  | Output Leakage<br>Current                              | $GND \leq V_O \leq V_{CC}, C$                                                                                                                                         | Output Disabled                        | -1   |                            | +1                   | μΑ   |
| I <sub>CC</sub>  | V <sub>CC</sub> Operating Supply                       | $f = f_{MAX} = 1/t_{RC}$                                                                                                                                              | $V_{CC} = V_{CCmax}$                   |      | 15                         | 20                   | mA   |
|                  | Current                                                | f = 1 MHz                                                                                                                                                             | I <sub>OUT</sub> = 0 mA<br>CMOS levels |      | 2.0                        | 2.5                  |      |
| I <sub>SB1</sub> | Automatic CE<br>Power-down Current<br>— CMOS<br>Inputs | $\label{eq:cell} \begin{array}{l} \overline{CE}_1 \geq V_{CC} - 0.2V, \\ V_{IN} \geq V_{CC} - 0.2V, \\ f = f_{MAX} (Address a \\ f = 0 \ (OE \ and \ WE) \end{array}$ | $V_{IN} \le 0.2V)$<br>and Data Only),  |      | 1                          | 7                    | μA   |
| I <sub>SB2</sub> | Automatic CE<br>Power-down Current<br>— CMOS Inputs    |                                                                                                                                                                       | or V <sub>IN</sub> <u>&lt;</u> 0.2V,   |      | 1                          | 7                    | μA   |

Notes:

Notes:
4. V<sub>IL(min.)</sub> = -2.0V for pulse durations less than 20 ns.
5. V<sub>IH(max)</sub>=V<sub>CC</sub>+0.75V for pulse durations less than 20ns.
6. Full Device AC operation assumes a 100 μs ramp time from 0 to Vcc(min) and 200 μs wait time after V<sub>CC</sub> stabilization.
7. Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at V<sub>CC</sub> = V<sub>CC(typ.)</sub>, T<sub>A</sub> = 25°C.



#### Capacitance (for all packages)<sup>[8]</sup>

| Parameter        | Description        | Test Conditions                         | Max. | Unit |
|------------------|--------------------|-----------------------------------------|------|------|
| C <sub>IN</sub>  | Input Capacitance  | $T_A = 25^{\circ}C, f = 1 \text{ MHz},$ | 10   | pF   |
| C <sub>OUT</sub> | Output Capacitance | $V_{CC} = V_{CC(typ)}$                  | 10   | pF   |

#### **Thermal Resistance**

| Parameter     | Description                                                | Test Conditions                                                        | BGA | TSOP II | Unit |
|---------------|------------------------------------------------------------|------------------------------------------------------------------------|-----|---------|------|
| $\Theta_{JA}$ | Thermal Resistance<br>(Junction to Ambient) <sup>[8]</sup> | Still Air, soldered on a 3 × 4.5 inch, two-layer printed circuit board | 75  | 77      | °C/W |
| $\Theta^{JC}$ | Thermal Resistance<br>(Junction to Case) <sup>[8]</sup>    |                                                                        | 10  | 13      | °C/W |

#### **AC Test Loads and Waveforms**



| Parameters      | 2.50V | 3.0V | Unit |
|-----------------|-------|------|------|
| R1              | 16667 | 1103 | Ω    |
| R2              | 15385 | 1554 | Ω    |
| R <sub>TH</sub> | 8000  | 645  | Ω    |
| V <sub>TH</sub> | 1.20  | 1.75 | V    |

#### Data Retention Characteristics (Over the Operating Range)

| Parameter                       | Description                             | Conditions                                                                                                                                              | Min.            | <b>Typ.</b> <sup>[7]</sup> | Max. | Unit |
|---------------------------------|-----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|----------------------------|------|------|
| V <sub>DR</sub>                 | V <sub>CC</sub> for Data Retention      |                                                                                                                                                         | 1               |                            |      | V    |
| ICCDR                           | Data Retention Current                  | $\begin{split} & \frac{V_{CC}}{CE} = 1V \\ & \overline{CE} \geq V_{CC} - 0.2V, \\ & V_{IN} \geq V_{CC} - 0.2V \text{ or } V_{IN} \leq 0.2V \end{split}$ |                 | 0.8                        | 3    | μA   |
| t <sub>CDR</sub> <sup>[8]</sup> | Chip Deselect to Data<br>Retention Time |                                                                                                                                                         | 0               |                            |      | ns   |
| t <sub>R</sub> <sup>[9]</sup>   | Operation Recovery Time                 |                                                                                                                                                         | t <sub>RC</sub> |                            |      | ns   |

#### Data Retention Waveform<sup>[10]</sup>



#### Notes:

8. Tested initially and after any design or process changes that may affect these parameters. 9. Full device operation requires linear  $V_{CC}$  ramp from  $V_{DR}$  to  $V_{CC(min.)} \ge 100 \,\mu s$  or stable at  $V_{CC(min.)} \ge 100 \,\mu s$ .



#### Switching Characteristics Over the Operating Range [11]

|                             |                                            | 45   |      |      |  |
|-----------------------------|--------------------------------------------|------|------|------|--|
| Parameter                   | Description                                | Min. | Max. | Unit |  |
| Read Cycle                  |                                            | ·    | ·    |      |  |
| t <sub>RC</sub>             | Read Cycle Time                            | 45   |      | ns   |  |
| t <sub>AA</sub>             | Address to Data Valid                      |      | 45   | ns   |  |
| t <sub>OHA</sub>            | Data Hold from Address Change              | 10   |      | ns   |  |
| t <sub>ACE</sub>            | CE LOW to Data Valid                       |      | 45   | ns   |  |
| t <sub>DOE</sub>            | OE LOW to Data Valid                       |      | 22   | ns   |  |
| t <sub>LZOE</sub>           | OE LOW to LOW Z <sup>[12]</sup>            | 5    |      | ns   |  |
| t <sub>HZOE</sub>           | OE HIGH to High Z <sup>[12, 13]</sup>      |      | 18   | ns   |  |
| t <sub>LZCE</sub>           | CE LOW to Low Z <sup>[12]</sup>            | 10   |      | ns   |  |
| t <sub>HZCE</sub>           | CE HIGH to High Z <sup>[12, 13]</sup>      |      | 18   | ns   |  |
| t <sub>PU</sub>             | CE LOW to Power-Up                         | 0    |      | ns   |  |
| t <sub>PD</sub>             | CE HIGH to Power-Down                      |      | 45   | ns   |  |
| t <sub>DBE</sub>            | BLE/BHE LOW to Data Valid                  |      | 45   | ns   |  |
| t <sub>LZBE</sub>           | BLE/BHE LOW to Low Z <sup>[12]</sup>       | 5    |      | ns   |  |
| t <sub>HZBE</sub>           | BLE/BHE HIGH to HIGH Z <sup>[12, 13]</sup> |      | 18   | ns   |  |
| Write Cycle <sup>[14]</sup> |                                            | •    | •    | •    |  |
| t <sub>WC</sub>             | Write Cycle Time                           | 45   |      | ns   |  |
| t <sub>SCE</sub>            | CE LOW to Write End                        | 35   |      | ns   |  |
| t <sub>AW</sub>             | Address Set-Up to Write End                | 35   |      | ns   |  |
| t <sub>HA</sub>             | Address Hold from Write End                | 0    |      | ns   |  |
| t <sub>SA</sub>             | Address Set-Up to Write Start              | 0    |      | ns   |  |
| t <sub>PWE</sub>            | WE Pulse Width                             | 35   |      | ns   |  |
| t <sub>BW</sub>             | BLE/BHE LOW to Write End                   | 35   |      | ns   |  |
| t <sub>SD</sub>             | Data Set-Up to Write End                   | 25   |      | ns   |  |
| t <sub>HD</sub>             | Data Hold from Write End                   | 0    |      | ns   |  |
| t <sub>HZWE</sub>           | WE LOW to High-Z <sup>[12, 13]</sup>       |      | 18   | ns   |  |
| t <sub>LZWE</sub>           | WE HIGH to Low-Z <sup>[12]</sup>           | 10   |      | ns   |  |

Notes:

10. BHE.BLE is the AND of both BHE and BLE. The chip can be deselected by either disabling the chip enable signals or by disabling both BHE and BLE.
 11. Test conditions for all parameters other than tri-state parameters assume signal transition time of 3 ns (1V/ns) or less, timing reference levels of V<sub>CC(typ.)</sub>, and output loading of the specified I<sub>OL</sub>/I<sub>OH</sub> as shown in the "AC Test Loads and Waveforms" section.
 12. At any given temperature and voltage condition, t<sub>HZCE</sub> is less than t<sub>LZCE</sub>, t<sub>HZBE</sub> is less than t<sub>LZDE</sub>, t<sub>HZOE</sub> is less than t<sub>LZDE</sub>, and t<sub>HZWE</sub> is less than t<sub>LZWE</sub> for any given device.

 13. t<sub>HZOE</sub>: t<sub>HZDE</sub>, t<sub>HZDE</sub>, t<sub>HZEE</sub>, and t<sub>HZWE</sub> transitions are measured when the <u>outputs</u> enter <u>a high</u>- impedance state.
 14. The internal Write time of the memory is defined by the overlap of WE, CE = V<sub>IL</sub>, BHE and/or BLE = V<sub>IL</sub>. All signals must be ACTIVE to initiate a write and any of these signals can terminate a write by going INACTIVE. The data input set-up and hold timing should be referenced to the edge of the signal that terminates the memory is defined by the overlap of WE. the write.



#### **Switching Waveforms**

Read Cycle 1 (Address Transition Controlled)<sup>[15, 16]</sup>



Read Cycle No. 2 (OE Controlled)<sup>[16, 17]</sup>



 $\label{eq:linear_state} \begin{array}{l} \hline \textbf{Notes:} \\ \hline 15. \ \underline{\text{The}} \ \text{device} \ \text{is continuously selected}. \ \overline{\text{OE}}, \ \overline{\text{CE}} = \text{V}_{\text{IL}}, \ \overline{\text{BHE}} \ \text{and/or} \ \overline{\text{BLE}} = \text{V}_{\text{IL}}. \\ \hline 16. \ \overline{\text{WE}} \ \text{is HIGH for read cycle}. \\ \hline 17. \ \text{Address valid prior to or coincident with} \ \overline{\text{CE}} \ \text{and} \ \overline{\text{BHE}}, \ \overline{\text{BLE}} \ \text{transition LOW}. \end{array}$ 



#### Switching Waveforms (continued)

# Write Cycle No. 1 (WE Controlled)<sup>[14, 18, 19]</sup>



# Write Cycle No. 2 (CE Controlled)<sup>[14, 18, 19]</sup>



#### Notes:

18. Data I/O is high impedance if  $\overline{\text{OE}} = \text{V}_{\text{IH}}$ . 19. If  $\overline{\text{CE}}$  goes HIGH simultaneously with WE = V<sub>IH</sub>, the output remains in a high-impedance state. 20. During this period, the I/Os are in output state and input signals should not be applied.



#### Switching Waveforms (continued)

#### Write Cycle No. 3 ( $\overline{\text{WE}}$ Controlled, $\overline{\text{OE}}$ LOW)<sup>[19]</sup>



# Write Cycle No. 4 (BHE/BLE Controlled, OE LOW)<sup>[19]</sup>





#### **Truth Table**

| CE | WE | OE | BHE | BLE | Inputs/Outputs                                                                                        | Mode                     | Power                      |
|----|----|----|-----|-----|-------------------------------------------------------------------------------------------------------|--------------------------|----------------------------|
| Н  | Х  | Х  | Х   | Х   | High Z                                                                                                | Deselect/Power-down      | Standby (I <sub>SB</sub> ) |
| Х  | Х  | Х  | Н   | н   | High Z                                                                                                | gh Z Deselect/Power-down |                            |
| L  | Н  | L  | L   | L   | Data Out (I/O <sub>O</sub> -I/O <sub>15</sub> )                                                       | Read                     | Active (I <sub>CC</sub> )  |
| L  | н  | L  | Н   | L   | Data Out (I/O <sub>O</sub> –I/O <sub>7</sub> ); Read<br>I/O <sub>8</sub> –I/O <sub>15</sub> in High Z |                          | Active (I <sub>CC</sub> )  |
| L  | н  | L  | L   | Н   | Data Out (I/O <sub>8</sub> –I/O <sub>15</sub> ); Read<br>I/O <sub>0</sub> –I/O <sub>7</sub> in High Z |                          | Active (I <sub>CC</sub> )  |
| L  | Н  | Н  | L   | L   | High Z                                                                                                | High Z Output Disabled   |                            |
| L  | Н  | Н  | Н   | L   | High Z                                                                                                | High Z Output Disabled   |                            |
| L  | Н  | Н  | L   | н   | High Z                                                                                                | High Z Output Disabled   |                            |
| L  | L  | Х  | L   | L   | Data In (I/O <sub>O</sub> -I/O <sub>15</sub> ) Write                                                  |                          | Active (I <sub>CC</sub> )  |
| L  | L  | Х  | Н   | L   | Data In (I/O <sub>O</sub> –I/O <sub>7</sub> ); Write // $I/O_8$ –I/O <sub>15</sub> in High Z          |                          | Active (I <sub>CC</sub> )  |
| L  | L  | Х  | L   | Н   | Data In (I/O <sub>8</sub> –I/O <sub>15</sub> ); Write<br>I/O <sub>0</sub> –I/O <sub>7</sub> in High Z |                          | Active (I <sub>CC</sub> )  |

#### **Ordering Information**

| Speed<br>(ns) | Ordering Code        | Package<br>Diagram | Package Type                                              | Operating<br>Range |
|---------------|----------------------|--------------------|-----------------------------------------------------------|--------------------|
| 45            | CY62137EV30LL-45BVXI | 51-85150           | 48-ball Very Fine Pitch BGA (6 mm × 8mm × 1 mm) (Pb-free) | Industrial         |
| 45            | CY62137EV30LL-45ZSXI | 51-85087           | 44-pin TSOP II (Pb-free)                                  |                    |



#### Package Diagrams

48-pin VFBGA (6 x 8 x 1 mm) (51-85150)





51-85150-\*D





#### Package Diagrams (continued)



MoBL is a registered trademark, and More Battery Life is a trademark, of Cypress Semiconductor. All product and company names mentioned in this document may be the trademarks of their respective holders.

© Cypress Semiconductor Corporation, 2006. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application impl**Bowarloadhfromad/NeweSomanau als.com**crAllsManurabsiGearcideAndtaBownBadgainst all charges.



### **Document History Page**

| REV. | ECN NO. | Issue Date | Orig. of<br>Change | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|------|---------|------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| **   | 203720  | See ECN    | AJU                | New Data Sheet                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| *A   | 234196  | See ECN    | AJU                | Changed I <sub>CC</sub> MAX at f=1MHz from 1.7 mA to 2.0 mA<br>Changed I <sub>CC</sub> TYP from 12 mA (35 ns speed bin) and 10 mA (45 ns speed<br>bin) to 15 mA and 12 mA respectively<br>Changed I <sub>CC</sub> MAX from 20 mA (35 ns speed bin) and 15 mA (45 ns speed<br>bin) to 25 mA and 20 mA respectively<br>Changed I <sub>SB1</sub> and I <sub>SB2</sub> TYP from 0.6 $\mu$ A to 0.7 $\mu$ A<br>Changed I <sub>SB1</sub> and I <sub>SB2</sub> MAX from 1.5 $\mu$ A to 2.5 $\mu$ A<br>Changed I <sub>CCDR</sub> from 1 $\mu$ A to 2 $\mu$ A<br>Fixed typos on TSOP II pinout:<br>Pin 18-22: address lines<br>Pin 23: NC<br>Added Pb-free information                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| *В   | 427817  | See ECN    | NXR                | Converted from Advanced Information to Final.<br>Removed 35 ns Speed Bin<br>Removed "L" version<br>Changed ball E3 from DNU to NC.<br>Removed the redundant footnote on DNU.<br>Moved Product Portfolio from Page # 3 to Page #2.<br>Changed I <sub>CC</sub> (Max) value from 2 mA to 2.5 mA and I <sub>CC</sub> (Typ) value from<br>1.5 mA to 2 mA at f=1 MHz<br>Changed I <sub>CC</sub> (Typ) value from 12 mA to 15 mA at f = f <sub>max</sub> =1/t <sub>RC</sub><br>Changed I <sub>SB1</sub> and I <sub>SB2</sub> Typ. values from 0.7 $\mu$ A to 1 $\mu$ A and Max. values from<br>2.5 $\mu$ A to 7 $\mu$ A.<br>Changed V <sub>CC</sub> stabilization time in footnote #7 from 100 $\mu$ s to 200 $\mu$ s<br>Changed V <sub>CC</sub> stabilization time in footnote #7 from 100 $\mu$ s to 200 $\mu$ s<br>Changed V <sub>DR</sub> from 1.5V to 1V on Page# 4.<br>Changed I <sub>CCDR</sub> from 2 $\mu$ A to 3 $\mu$ A.<br>Added I <sub>CCDR</sub> from 2 $\mu$ A to 3 $\mu$ A.<br>Added I <sub>CCDR</sub> from 6 ns to 5 ns<br>Changed t <sub>DHA</sub> , t <sub>LZCE</sub> and t <sub>LZWE</sub> from 6 ns to 10 ns<br>Changed t <sub>LZDE</sub> from 3 ns to 5 ns<br>Changed t <sub>LZDE</sub> from 3 ns to 5 ns<br>Changed t <sub>LZDE</sub> from 20 ns to 25 ns<br>Changed t <sub>SD</sub> from 20 ns to 25 ns<br>Updated the Ordering Information table and replaced the Package Name<br>column with Package Diagram. |

Free Manuals Download Website <u>http://myh66.com</u> <u>http://usermanuals.us</u> <u>http://www.somanuals.com</u> <u>http://www.4manuals.cc</u> <u>http://www.4manuals.cc</u> <u>http://www.4manuals.cc</u> <u>http://www.4manuals.com</u> <u>http://www.404manual.com</u> <u>http://www.luxmanual.com</u> <u>http://aubethermostatmanual.com</u> Golf course search by state

http://golfingnear.com Email search by domain

http://emailbydomain.com Auto manuals search

http://auto.somanuals.com TV manuals search

http://tv.somanuals.com