**FUJITSU SEMICONDUCTOR** 

CONTROLLER MANUAL

CM71-10113-1E

## **FR20**

32-Bit Micro Controller

# MB91191/MB91192 Series Hardware Manual



## **FR20**

**32-Bit Micro Controller** 

# MB91191/MB91192 Series Hardware Manual

## **FUJITSU LIMITED**

## PREFACE

## Purpose of This Document and Intended Reader

The MB91191/MB91192 are developed as one of the "32-bit single-chip microcontroller FR20 series" around the new RISC architecture CPU as its cores, and the specifications for these products are optimized for structures on which high-performance CPU processing power is required.

The functions and operations of the MB91191/MB91192 are described in this document specifically for engineers who actually develop products using the MB91191 and MB91192. Please read through this manual. For more information on various instructions, refer to "Instruction Manual".

Trademarks

## ■ Trademarks

FR is the abbreviation of FUJITSU RISC controller, which is a product of Fujitsu LIMITED.

Embedded Algorithm TM is a registered trademark of Advanced Micro Devices, Inc.

Other system and product names used in this manual are trademarks of the related companies and organizations.

## Organization of This Document

This manual contains the following 21 chapters and an appendix.

CHAPTER 1 Overview of MB91191/MB91192 Series

This chapter includes basic explanations including features of the MB91191/MB91192 series, block diagrams, and a function outline.

CHAPTER 2 Handling Devices

This chapter describes points to note when using the MB91191/MB91192 series.

#### CHAPTER 3 CPU

This chapter provides basic explanations for such elements as the architecture, specifications, and commands, etc., required to understand the CPU core functions of the FR series.

#### CHAPTER 4 External Bus Interface

This chapter describes an outline of the external bus interface, the register configuration/functions, the bus operation, and the bus timing, and program examples for the bus operation are explained.

#### CHAPTER 5 I/O Port

This chapter describes an outline of the I/O port and the register configuration/functions.

CHAPTER 6 FG Input

This chapter describes an outline of the FG input section, the register configuration/functions, and their operation.

#### CHAPTER 7 FRC Capture

This chapter describes an outline of the FRC capture section, the register configuration/functions, and each input section operation.

CHAPTER 8 Programmable Pulse Generator (PPG0, 1)

This chapter describes an outline of the programmable pulse generator (PPG0, 1), the register configuration/functions, and their operation.

#### CHAPTER 9 Real Timing Generator (RTG)

This chapter describes an outline of the real timing generator (RTG), the register configuration/ functions, and their operation.

CHAPTER 10 Timer

This chapter describes an outline of the timer section, the register configuration/functions, and timer section operation.

CHAPTER 11 12-bit PWM

This chapter describes an outline of the PWM, the register configuration/functions, and the PWM operations.

CHAPTER 12 8-bit Pulse Width Counter

This chapter describes an outline of the 8-bit pulse width counter, the register configuration/functions, and 8-bit pulse width counter operations.

CHAPTER 13 External Interrupt

External interrupt comprises of the key input interrupt and external interrupt sections. This chapter describes an outline of the external interrupt 1 (key input circuit) and external interrupt (INT0 to 2), and the register configuration/functions, and their operation.

#### CHAPTER 14 Delayed Interrupt Module

This chapter describes an outline of the delayed interrupt module, the register configuration/functions, and delayed interrupt module operations.

#### CHAPTER 15 Interrupt Controller

This chapter describes an outline of the interrupt controller, the register configuration/functions, and the interrupt controller operations.

## CHAPTER 16 10-bit A/D Converter

This chapter describes an outline of the 10-bit A/D converter, the register configuration/functions, and the 10-bit A/D converter operations.

#### CHAPTER 17 Serial I/O

This chapter describes an outline of the serial I/O, the register configuration/functions, and the serial data RAM and serial I/O operations.

CHAPTER 18 10-bit General-purpose Prescaler

This chapter describes an outline of the 10-bit general-purpose prescaler, the register configuration/ functions, and the 10-bit general-purpose prescaler operations.

CHAPTER 19 Bit Search Module

This chapter describes an outline of the bit search module, the register configuration/functions, the bit search module operations, and save/return processes.

CHAPTER 20 Wait Controller

This chapter describes an outline of the wait control section, and the register configuration/functions.

CHAPTER 21 Flash Memory

This chapter describes an outline of the flash memory, the register configuration/functions and the flash memory operations.

## Appendix

Details that could not be described within the body text, such as I/O map, interrupt vector, peripheral circuit measurement speed, restrictions and commands list for use of the MB91191/MB91192 series are described in the appendix.

- The contents of this document are subject to change without notice. Customers are advised to consult with FUJITSU sales representatives before ordering.
- The information, such as descriptions of function and application circuit examples, in this document are presented solely for the purpose of reference to show examples of operations and uses of FUJITSU semiconductor device; FUJITSU does not warrant proper operation of the device with respect to use based on such information. When you develop equipment incorporating the device based on such information, you must assume any responsibility arising out of such use of the information. FUJITSU assumes no liability for any damages whatsoever arising out of the use of the information.
- Any information in this document, including descriptions of function and schematic diagrams, shall not be construed as license of the use or exercise of any intellectual property right, such as patent right or copyright, or any other right of FUJITSU or any third party or does FUJITSU warrant non-infringement of any third-party's intellectual property right or other right by using such information. FUJITSU assumes no liability for any infringement of the intellectual property rights or other rights of third parties which would result from the use of information contained herein.
- The products described in this document are designed, developed and manufactured as contemplated for general use, including without limitation, ordinary industrial use, general office use, personal use, and household use, but are not designed, developed and manufactured as contemplated (1) for use accompanying fatal risks or dangers that, unless extremely high safety is secured, could have a serious effect to the public, and could lead directly to death, personal injury, severe physical damage or other loss (i.e., nuclear reaction control in nuclear facility, aircraft flight control, air traffic control, mass transport control, medical life support system, missile launch control in weapon system), or (2) for use requiring extremely high reliability (i.e., submersible repeater and artificial satellite). Please note that FUJITSU will not be liable against you and/or any third party for any claims or damages arising in connection with above-mentioned uses of the products.
- Any semiconductor devices have an inherent chance of failure. You must protect against injury, damage or loss from such failures by incorporating safety design measures into your facility and equipment such as redundancy, fire protection, and prevention of over-current levels and other abnormal operating conditions.
- If any products described in this document represent goods or technologies subject to certain restrictions on export under the Foreign Exchange and Foreign Trade Law of Japan, the prior authorization by Japanese government will be required for export of those products from Japan.

Copyright© 2004 FUJITSU LIMITED All rights reserved

## How to Read This Document.

## ■ Format of This Book

The explanation concerning the main term used in this book is shown as follows.

| Term   | Meaning                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| I-bus  | It is a bus of the width of 16 bits for an internal instruction. Because the FR20 series has adopted internal Harvard Architecture, the instruction and data are the independent buses. The bus converter is connected with I-BUS.                                                                                                                       |  |  |  |
| D-bus  | It is a data bus of the width of the internal 32 bits. An internal resource is connected with D-bus.                                                                                                                                                                                                                                                     |  |  |  |
| C-bus  | It is an internal multiplex bus. The C-bus connects to the I-bus and D-bus via the switch. The external interface module is connected with C-BUS. The external data bus multiplexes data and instructions.                                                                                                                                               |  |  |  |
| R-bus  | It is a data bus of the width of the internal 16 bits. R-bus is connected with D-bus through the adaptor.<br>Various I/O, the clock generation block, and the interruption controller are connected with R-bus.<br>The R-bus is 16-bit width, so the address and data are multiplexed. If the CPU accesses these resources, it takes a number of cycles. |  |  |  |
| E-unit | It is an operation execution unit.                                                                                                                                                                                                                                                                                                                       |  |  |  |
| φ      | It is a system clock. It is a clock output from the clock generation block to the each internal resource connected with R-bus. The system clock at the highest speed shows the same cycle as source oscillation but is divided into 1, 1/2, 1/4, and 1/8 (or 1/2, 1/4, 1/8, and 1/16) by PCK1 and PCK0 of the clock generator GCR register.              |  |  |  |
| θ      | It is a system clock. It is an operation clock of resource and CPU connected with buses other than R-bus.<br>The system clock at the highest speed shows the same cycle as source oscillation but is divided into 1, 1/2, 1/4, and 1/8 (or 1/2, 1/4, 1/8, and 1/16) by CCK1 and CCK0 of the clock generator GCR register.                                |  |  |  |

## CONTENTS

| СНАРТ       | ΓER     | 1 Overview of MB91191/MB91192 Series                                          | . 1       |
|-------------|---------|-------------------------------------------------------------------------------|-----------|
| 1.1         | Fe      | ature of MB91191/MB91192 Series                                               | . 2       |
| 1.2         | Blo     | ock Diagram of All MB91191/MB91192 Series                                     | . 4       |
| 1.3         | Pa      | ackage Dimension                                                              | . 5       |
| 1.4         | Piı     | n Assignment                                                                  | . 7       |
| 1.5         | Piı     | n Function Description                                                        | . 9       |
| 1.6         | I/C     | Circuit Type                                                                  | 15        |
| СНАРТ       | ſFR     | 2 Handling Devices                                                            | 17        |
| 21          | Pr      | ecautions When Handling Devices                                               | 18        |
| 2.2         | Ot      | hers                                                                          | 22        |
| СНАРТ       | FFR     | 3 CPII                                                                        | 23        |
| 3.1         |         |                                                                               | 24        |
| 2.1         |         |                                                                               | 24        |
| 3.2         |         | odicated Registere                                                            | 20        |
| 3.5         | 1       | Program Status Pagistar (PS)                                                  | 23        |
| 3.3.        |         | poral-purpose Pagister                                                        | 36        |
| 3.4         | Da      | ata Construction                                                              | 37        |
| 3.6         |         | ord Alignment                                                                 | 38        |
| 3.0         | Ma      | amory Man                                                                     | 30        |
| 3.7<br>3.8  |         | enview of Instructions                                                        | <u>70</u> |
| 3.0<br>3.8  | 1 01    | Branch Command with Delay Slot                                                | 40        |
| 3.0.<br>3.8 | 2       | Branch Command with Delay Slot                                                | 42<br>ΛΛ  |
| 30.         | 2<br>FI | T (Exception Interruption and Tran)                                           | 44<br>15  |
| 3.9<br>3.0  | 1       | Interrupt Level of FIT                                                        | 46        |
| 3.3.<br>3.0 | 2       | Interrupt Stack Operation                                                     | 40        |
| 30          | 2       |                                                                               | 18        |
| 3.9.<br>3.0 | ۵<br>۵  | Multiple FIT Processing                                                       | 40<br>40  |
| 30          | 5       | Operation of FIT                                                              | 51        |
| 3.0.        | Re      |                                                                               | 55        |
| 3 11        | Ma      | amory Access Mode                                                             | 56        |
| 3 12        | CI      | ock Generation Section (Low Power Consumption Mechanism)                      | 59        |
| 3.12        | 2 1     | Reset Factor Register (RSRR) and Watchdog Timer Cycle Control Register (WTCR) | 61        |
| 3.12        | 2.1     | Standby Control Register (STCR)                                               | 63        |
| 3 12        | 23      | Timebase Timer Clear Register (CTBR)                                          | 64        |
| 3.12        | 2.0     | Gear Control Register (GCR)                                                   | 65        |
| 3 12        | 2.5     | Watchdog Reset Generation Delay Register (WPR)                                | 67        |
| 3.12        | 2.6     | Reset Factor Retention                                                        | 68        |
| 3.12        | 27      | Stop Status                                                                   | 70        |
| 3.12        | 28      | Sleep Status                                                                  | 73        |
| 3.12        | 2.9     | State Transition in Standby Mode                                              | 76        |
| 3.12        | 2.10    | Gear Function                                                                 | 77        |
| 3 12        | 2 11    | Clock Series Diagram                                                          | 80        |
| 0.12        |         |                                                                               | 00        |

| 3.12       | 2.12 Clock Series of Peripheral Resource                              |     |
|------------|-----------------------------------------------------------------------|-----|
| 3.12       | 2.13 Watchdog Function                                                |     |
|            |                                                                       |     |
| CHAPT      | ER 4 External Bus Interface                                           |     |
| 4.1        | Overview of External Bus Interface                                    |     |
| 4.2        | Block Diagram                                                         |     |
| 4.3        | Area of Bus Interface                                                 |     |
| 4.4        | Bus Interface                                                         |     |
| 4.5        | Register of External bus Interface                                    |     |
| 4.5.       | 1 Area Selection Register (ASR) and Area Mask Register (AMR)          |     |
| 4.5.       | 2 Area Mode Register 1 (AMD1)                                         |     |
| 4.5.       | 3 Little Endian Register (LER)                                        |     |
| 4.6        | Bus Operation                                                         |     |
| 4.6.       | 1 Relationship between Data Bus Width and Control Signal              |     |
| 4.6.       | 2 Bus Access of Big Endian                                            |     |
| 4.6.       | 3 Bus Access of Little Endian                                         | 104 |
| 4.6.       | 4 Comparison between Big Endian and Little Endian for External Access | 108 |
| 4.7        | Bus Timing                                                            | 112 |
| 4.8        | Program Example of External Bus Operation                             | 113 |
| СНАРТ      | ER 5 I/O Port                                                         | 117 |
| 5.1        | Overview of I/O Port                                                  | 118 |
| 5.2        | Port 0                                                                |     |
| 5.3        | Port 1                                                                |     |
| 5.4        | Port 2, 3                                                             | 123 |
| 5.5        | Port 5                                                                |     |
| 5.6        | Port 6. 7                                                             |     |
| 5.7        | Port 4, 8, 9                                                          |     |
| 5.8        | Port A, B                                                             | 135 |
| 5.9        | Port C, D                                                             | 137 |
|            |                                                                       |     |
| CHAPI      |                                                                       |     |
| 6.1        |                                                                       |     |
| 6.2        |                                                                       |     |
| 6.3        | Drum Input                                                            |     |
| 6.4        | Reel Input                                                            | 152 |
| СНАРТ      | ER 7 FRC Capture                                                      | 157 |
| 7.1        | Overview of FRC Capture                                               | 158 |
| 7.2        | Register of FRC Capture                                               | 160 |
| 7.3        | Operation of FRC Capture                                              | 165 |
| СНАРТ      | ER 8 Programmable Pulse Generator (PPG0_1)                            | 167 |
| 81         | Overview of Programmable Pulse Generator (PPG0_1)                     | 168 |
| 8.2        | Register of Programmable Pulse Generator (PPG0_1)                     | 171 |
| 0.2<br>8 २ | PPG Data RAM                                                          | 172 |
| 8.4        | Configuration of Frame Data                                           |     |
| 5.4        |                                                                       |     |

| 8.5   | Operation of PPG                          | . 175 |
|-------|-------------------------------------------|-------|
| СНАРТ | ER 9 Real Timing Generator (RTG)          | 177   |
| 9.1   | Overview of Real Timing Generator (RTG)   | . 178 |
| 9.2   | Register of Real Timing Generator (RTG)   | . 181 |
| 9.3   | Operation of Real Timing Generator (RTG)  | . 183 |
| СНАРТ | ER 10 Timer                               | 185   |
| 10.1  | Overview of Timer                         | . 186 |
| 10.2  | Overview of 16-bit Timer (Timer 0 to 4)   | . 188 |
| 10.3  | Register of 16-bit Timer (Timer 0 to 4)   | . 190 |
| 10.4  | Operation of 16-bit Timer (Timer 0 to 4)  | . 193 |
| 10.5  | Overview of 8-/16-bit Timer/Counter       | . 195 |
| 10.6  | Register of 8-/16-bit Timer/Counter       | . 197 |
| 10.7  | Operation of 8-/16-bit Timer/Counter      | . 201 |
| СНАРТ | ER 11 12-bit PWM                          | 203   |
| 11.1  | Overview of 12-bit PWM                    | . 204 |
| 11.2  | Register of 12-bit PWM                    | . 206 |
| 11.3  | Operation of 12-bit PWM                   | . 208 |
| СНАРТ | ER 12 8-bit Pulse Width Counter           | 211   |
| 12.1  | Overview of 8-bit Pulse Width Counter     | . 212 |
| 12.2  | Register of 8-bit Pulse Width Counter     | . 213 |
| 12.3  | Operation of 8-bit Pulse Width Counter    | . 215 |
| СНАРТ | ER 13 External Interrupt                  | 217   |
| 13.1  | Overview of External Interrupt            | . 218 |
| 13.2  | External Interrupt 1 (Key Input Circuit)  | . 219 |
| 13.3  | External Interrupt (INT0 to 2)            | . 221 |
| СНАРТ | ER 14 Delayed Interrupt Module            | 225   |
| 14.1  | Overview of Delayed Interrupt Module      | . 226 |
| 14.2  | Delayed Interrupt Control Register (DICR) | . 227 |
| 14.3  | Operation of Delayed Interrupt Module     | . 228 |
| СНАРТ | ER 15 Interrupt Controller                | 229   |
| 15.1  | Overview of Interrupt Controller          | . 230 |
| 15.2  | Interrupt Control Register (ICRxx)        | . 232 |
| 15.3  | Operation of Interrupt Controller         | . 233 |
| СНАРТ | ER 16 10-bit A/D Converter                | 237   |
| 16.1  | Overview of 10-bit A/D Converter          | . 238 |
| 16.2  | Register of 10-bit A/D Converter          | . 239 |
| 16.3  | Operation of 10-bit A/D Converter         | . 245 |
| 16.4  | State Transition of 10-bit A/D Converter  | . 247 |

| CHAPT | ER 17  | Serial I/O                                    | 249 |
|-------|--------|-----------------------------------------------|-----|
| 17.1  | Over   | view of Serial I/O                            | 250 |
| 17.2  | Regis  | ter of Serial I/O                             | 252 |
| 17.3  | Serial | Data RAM                                      | 256 |
| 17.4  | Opera  | ation of Serial I/O                           | 257 |
| СНАРТ | ER 18  | 10-bit General-purpose Prescaler              | 261 |
| 18.1  | Overv  | view of 10-bit General-purpose Prescaler      | 262 |
| 18.2  | Regis  | ter of 10-bit General-purpose Prescaler       | 263 |
| 18.3  | Opera  | ation of 10-bit General-purpose Prescaler     | 265 |
| СНАРТ | ER 19  | Bit Search Module                             | 267 |
| 19.1  | Overv  | iew of Bit Search Module                      | 268 |
| 19.2  | Regis  | ter of Bit Search Module                      | 269 |
| 19.3  | Opera  | ation of Bit Search Module                    | 271 |
| СНАРТ | ER 20  | Wait Controller                               | 275 |
| 20.1  | Outlin | e of Wait Control Section                     | 276 |
| 20.2  | Wait ( | Control Register (WAITC)                      | 277 |
| СНАРТ | ER 21  | Flash Memory                                  | 279 |
| 21.1  | Overv  | riew of Flash Memory                          | 280 |
| 21.2  | Flash  | Memory Status Register (FSTR)                 | 284 |
| 21.3  | Opera  | ation of Flash Memory                         | 286 |
| 21.4  | Flash  | Memory Auto Algorithm (Embedded Algorithm TM) | 288 |
| 21.5  | Auto   | Algorithm Execute State                       | 292 |
| APPEN | DIX    |                                               | 297 |
| Appen | dix A  | I/O Мар                                       | 298 |
| Appen | dix B  | Interrupt vector                              | 306 |
| Appen | dix C  | Measurement accuracy of peripheral circuit    | 308 |
| Appen | dix D  | Restrictions for Using MB91191/MB91192 series | 309 |
| Appen | dix E  | Instruction List                              | 310 |
| E.1   | Instru | ction list of FR series                       | 314 |

# CHAPTER 1 Overview of MB91191/ MB91192 Series

This chapter includes basic explanations including features of the MB91191/MB91192 series, block diagrams, and a function outline.

- 1.1 Feature of MB91191/MB91192 Series
- 1.2 Block Diagram of All MB91191/MB91192 Series
- 1.3 Package Dimension
- 1.4 Pin Assignment
- 1.5 Pin Function Description
- 1.6 I/O Circuit Type

## 1.1 Feature of MB91191/MB91192 Series

## The MB91191/MB91192 series is a single-chip microcontroller with a built-in peripheral I/ O resource suited to software servo control of VTRs that require high-speed CPU processing, featuring a 32-bit RISC-CPU (FR20 series) at its core.

## ■ Feature of MB91191/MB91192 Series

- CPU
  - 32-bit RISC (FR20), load/store architecture, 5 stages pipeline
  - 32-bit general-purpose register x 16
  - One instruction/one cycle, 16-bit fixed length instructions (basic instruction)
  - Commands for memory to memory transfer, bit processing, and barrel shift, etc.: Commands suitable for embedded applications
  - Commands for function entry/exit, command for multi loading/storing of register contents: Commands supporting high-level languages
  - Register interlock function: Simplification of assembler description
  - Branch instruction with a delay slot: Decrease of overhead for branch processing
  - Support at internal into/instruction level of multipliers
    - 32-bit multiplication with sign: 5 cycles
    - 16-bit multiplication with sign: 3 cycles
  - Interruption (save of PC and PS): 6 cycles and 16 priority levels

## Bus interface

- 16-bit address output, 8-/16-bit data I/O
- Basic bus cycle: 2 clock cycle
- Support interface to various memories
- Multiplexed data/address input/output
- Auto-wait cycle: 0 to 7 cycles can be set randomly per area.
- Unused data and address pins can be used as I/O ports.
- Support of little endian mode

#### Bit search module

- 1-cycle search for the change bit position of the first 1/0 from the MSB within a word
- Serial I/O
  - Internal buffer RAM x 3ch (up to 128 bytes can be transferred automatically)
  - Independent mode of the transmission/reception buffer (up to 64 bytes can be transferred automatically)
- A/D converter (Successive Approximation Type)
  - 10-bit x 16ch
  - Successive approximation conversion method (conversion time: 8.4 µs @20MHz)
  - Channel scan function
  - Hardware and software conversion start functions
  - Internal FIFO (Software conversion: 6 stages, Hardware conversion: 6 stages)

## Timer

- 16-bit x 4ch
- 16-bit timer/Counter x 1ch (with square wave output)
- 8-/16-bit timer/Counter x 1ch (with square wave output)

## FG Input

- Incorporates capstan, drum, and reel input circuit
- Capture
  - Internal 24-bit free-run counter (Minimum resolution = 50ns@20 MHz)
  - Internal FIFO (Data: 21-bit x 8, Detection: 8-bit x 8)
- Programmable pules generator
  - Internal buffer RAM (PPG0: 256 bytes, PPG1: 64 bytes)
  - Output timing precision: 800 ns (@20 MHz)
  - Includes an A/DC hardware start function
- Real time timing generator
  - RTG: incorporates 3 circuits
  - Output timing precision: 400 ns/800 ns selectable
  - Timing output ports: 5 ports
- PWM
  - 12-bit PWM x 6ch (rate, multi-type)
  - Base frequency = 78.1 KHz/39.0 KHz (@20MHz) selectable

#### PWC

- 8-bit PWC x 1ch (with mask input)
- Measurement precision: 400 ns (@20 MHz)
- General-purpose Prescaler
  - 10-bit prescaler x 1ch (with square wave and pulse outputs)
  - Dedicated internal oscillator circuit
  - Includes load function driven by PPG output
- Interrupt control
  - External interrupt input: 3 inputs
  - Key input interrupt: 8 inputs

## 1.2 Block Diagram of All MB91191/MB91192 Series

## Figure 1.2-1 shows the block diagram of all MB91191/MB91192 series.

## Block Diagram of All MB91191/MB91192 Series



## 1.3 Package Dimension

## MB91191/MB91192 series is available in one type of packages.

## Package Dimension (LQFP-120)





Figure 1.3-1 Package Dimension of FTP-120-M05

## ■ Package Dimension (FLGA-144)



#### Figure 1.3-2 Package dimension of FLGA-144

## Figure 1.4-1 and Figure 1.4-2 show the pin assignment of the MB91191/MB91192 series.

## ■ Pin Assignment (LQFP-120)



## ■ Pin Assignment (FLGA-144)



Note:

For the MB91191 series, the FLGA-144 package does not supply. It only supplies for the MB91192 series.

## **1.5 Pin Function Description**

## Table 1.5-1 lists the pin function of MB91191/MB91192 series.

The numbers shown in the tables has nothing to do with package pin numbers. For pin numbers, see "1.4 Pin Assignment".

## Pin Function List

| Table 1.5-1 | Pin Function | List |
|-------------|--------------|------|
|-------------|--------------|------|

| Pin No. (LQFP) | Pin name    | Form | Function                                                                                                       |
|----------------|-------------|------|----------------------------------------------------------------------------------------------------------------|
| 1              | X0(I)       | •    | It is emisted excillation ain                                                                                  |
| 2              | X1(O)       | A    | it is crystal oscillation plit.                                                                                |
| 3              | Vss         | -    | It is Vss pin.                                                                                                 |
| 4              | MD2         |      |                                                                                                                |
| 5              | MD1         | В    | It is operating mode specification pin.<br>It is CMOS schmitt input.                                           |
| 6              | MD0         |      | r the second |
| 7              | RST         | В    | It is reset input pin. It is CMOS schmitt input.                                                               |
| 8              | P70/XOUT    | С    | This pin is shared with clock output (X0/2, PCK/2). It is CMOS input.                                          |
| 9              | P67/T4O     |      | This pin is shared with timer 4 square wave output. It is CMOS input.                                          |
| 10             | P66/T5O1    |      | This pin is shared with timer 5 square wave output. It is CMOS input.                                          |
| 11             | P65         |      | It is general-purpose I/O port. It is CMOS input.                                                              |
| 12             | P64         |      | It is general-purpose I/O port. It is CMOS input.                                                              |
| 13             | P63/ALE/ALE | С    | This pin is shared with address strobe output.<br>It is CMOS input.                                            |
| 14             | P62/P62/WR1 |      | This pin is shared with write strobe output 1.<br>It is CMOS input.                                            |
| 15             | P61/WR0/WR0 |      | This pin is shared with write strobe output 0.<br>It is CMOS input.                                            |
| 16             | P60/RD /RD  |      | This pin is shared with read strobe output.<br>It is CMOS input.                                               |

| Pin No. (LQFP) | Pin name            | Form | Function                                                                            |
|----------------|---------------------|------|-------------------------------------------------------------------------------------|
| 17             | P20/P20/D16:A00     |      |                                                                                     |
| 18             | P21/P21/D17:A01     |      |                                                                                     |
| 19             | P22/P22/D18:A02     |      |                                                                                     |
| 20             | P23/P23/D19:A03     | C    | It is general-purpose I/O port.                                                     |
| 21             | P24/P24/D20:A04     | C    | It is CMOS input.                                                                   |
| 22             | P25/P25/D21:A05     |      |                                                                                     |
| 23             | P26/P26/D22:A06     |      |                                                                                     |
| 24             | P27/P27/D23:A07     |      |                                                                                     |
| 25             | V <sub>DD</sub>     | -    | It is power supply pin.                                                             |
| 26             | P30/D24:A00/D24:A08 |      |                                                                                     |
| 27             | P31/D25:A01/D25:A09 |      |                                                                                     |
| 28             | P32/D26:A02/D26:A10 |      | It is high-current I/O port and shared with external bus pins.<br>It is CMOS input. |
| 29             | P33/D27:A03/D27:A11 |      |                                                                                     |
| 30             | P34/D28:A04/D28:A12 | C    |                                                                                     |
| 31             | P35/D29:A05/D29:A13 |      |                                                                                     |
| 32             | P36/D30:A06/D30:A14 |      |                                                                                     |
| 33             | P37/D31:A07/D31:A15 |      |                                                                                     |
| 34             | Vss                 | -    | It is Vss pin.                                                                      |
| 35             | P50/A08/P50         |      |                                                                                     |
| 36             | P51/A09/P51         |      |                                                                                     |
| 37             | P52/A10/P52         |      |                                                                                     |
| 38             | P53/A11/P53         | C    | It is high-current I/O port and shared with external bus pins.                      |
| 39             | P54/A12/P54         |      | It is CMOS input.                                                                   |
| 40             | P55/A13/P55         |      |                                                                                     |
| 41             | P56/A14/P56         |      |                                                                                     |
| 42             | P57/A15/P57         |      |                                                                                     |

| Pin No. (LQFP) | Pin name        | Form | Function                                                                    |
|----------------|-----------------|------|-----------------------------------------------------------------------------|
| 43             | P47             |      | It is general-purpose I/O port. It is CMOS input.                           |
| 44             | P46/PPG18       |      |                                                                             |
| 45             | P45/PPG17       |      |                                                                             |
| 46             | P44/PPG16       |      |                                                                             |
| 47             | P43/PPG15       |      | This pin is shared with PPG output.<br>It is CMOS input.                    |
| 48             | P42/PPG14       |      |                                                                             |
| 49             | P41/PPG13       |      |                                                                             |
| 50             | P40/PPG12       |      |                                                                             |
| 51             | P87/PPG11       |      |                                                                             |
| 52             | P86/PPG10       |      |                                                                             |
| 53             | P85/PPG09       |      |                                                                             |
| 54             | P84/PPG08       | C    | This pin is shared with PPG output.<br>It is CMOS input.                    |
| 55             | P83/PPG07       |      |                                                                             |
| 56             | P82/PPG06       |      |                                                                             |
| 57             | P81/PPG05       |      |                                                                             |
| 58             | P80/PPG04       |      |                                                                             |
| 59             | P94/PPG03       | C    | This pin is shared with PPG output.                                         |
| 60             | P93/PPG02       |      | It is CMOS input.                                                           |
| 61             | P92/PPG01       |      | This pin is shared with PPG output.                                         |
| 62             | P91/PPG00       | С    | It is CMOS input.                                                           |
| 63             | P90/PO          |      | This pin is shared with general-purpose prescaler output. It is CMOS input. |
| 64             | V <sub>DD</sub> | -    | It is power supply pin.                                                     |
| 65             | OSCO (O)        |      | It is crystal oscillation pin for dedicated general-purpose                 |
| 66             | OSCI/PCK(I)     | A    | prescaler.                                                                  |
| 67             | Vss             | -    | It is Vss terminal.                                                         |
| 68             | PC7/PWM0        |      |                                                                             |
| 69             | PC6/PWM1        |      | This pin is shared with PWM output.<br>It is CMOS input.                    |
| 70             | PC5/PWM2        |      |                                                                             |
| 71             | PC4/PWM3        |      |                                                                             |

Table 1.5-1 Pin Function List

| Pin No. (LQFP) | Pin name      | Form | Function                                                                                          |
|----------------|---------------|------|---------------------------------------------------------------------------------------------------|
| 72             | PC3/PWM4/SCS2 |      | This pin is shared with PWM output and serial 2 chip select. It is CMOS schmitt input.            |
| 73             | PC2/PWM5/SCS1 | F    | This pin is shared with PWM output and serial 1 chip select. It is CMOS schmitt input.            |
| 74             | PC1/SCK0      |      | This pin is shared with serial 0 shift clock.<br>It is CMOS schmitt input.                        |
| 75             | PC0/SO0       | С    | This pin is shared with serial 0 serial output.<br>It is CMOS input.                              |
| 76             | PD7/SI0       |      | This pin is shared with serial 0 serial input.<br>It is CMOS schmitt input.                       |
| 77             | PD6/SCS0      | F    | This pin is shared with serial 0 chip select input.<br>It is CMOS schmitt input.                  |
| 78             | PD5/SCK1      |      | This pin is shared with serial 1 shift clock.<br>It is CMOS schmitt input.                        |
| 79             | PD4/SO1       | С    | This pin is shared with serial 1 serial input.<br>It is CMOS input.                               |
| 80             | PD3/SI1/INT2  | Б    | This pin is shared with serial 1 serial input and external interrupt 2. It is CMOS schmitt input. |
| 81             | PD2/SCK2      | Г    | This pin is shared with serial 2 shift clock.<br>It is CMOS schmitt input.                        |
| 82             | PD1/SO2       | С    | This pin is shared with serial 2 serial output.<br>It is CMOS input.                              |
| 83             | PD0/SI2       | F    | This pin is shared with serial 2 serial input.<br>It is CMOS schmitt input.                       |
| 84             | PA7/AN-F/KEY7 |      |                                                                                                   |
| 85             | PA6/AN-E/KEY6 |      |                                                                                                   |
| 86             | PA5/AN-D/KEY5 |      |                                                                                                   |
| 87             | PA4/AN-C/KEY4 | Е    | This pin is shared with analog input and key input.                                               |
| 88             | PA3/AN-B/KEY3 |      | It is CMOS schmitt input.                                                                         |
| 89             | PA2/AN-A/KEY2 |      |                                                                                                   |
| 90             | PA1/AN-9/KEY1 |      |                                                                                                   |
| 91             | PA0/AN-8/KEY0 |      |                                                                                                   |

| Pin No. (LQFP) | Pin name         | Form | Function                                                                                            |
|----------------|------------------|------|-----------------------------------------------------------------------------------------------------|
| 92             | PB7/AN-7         |      |                                                                                                     |
| 93             | PB6/AN-6         |      |                                                                                                     |
| 94             | PB5/AN-5         |      |                                                                                                     |
| 95             | PB4/AN-4         |      | This pin is shared with analog input.                                                               |
| 96             | PB3/AN-3         |      | It is CMOS schmitt input.                                                                           |
| 97             | PB2/AN-2         |      |                                                                                                     |
| 98             | PB1/AN-1         |      |                                                                                                     |
| 99             | PB0/AN-0         |      |                                                                                                     |
| 100            | AV <sub>DD</sub> | -    | It is A/D converter power supply pin.                                                               |
| 101            | AVRH             | -    | It is A/D converter reference power supply pin.                                                     |
| 102            | AVss             | -    | It is Vss pin of A/D converter.                                                                     |
| 103            | Vss              | -    | It is Vss pin.                                                                                      |
| 104            | P17/RTO4         |      |                                                                                                     |
| 105            | P16/RTO3         |      |                                                                                                     |
| 106            | P15/RTO2         | С    | This pin is shared with RTG output.<br>It is CMOS input.                                            |
| 107            | P14/RTO1         |      | 1                                                                                                   |
| 108            | P13/RTO0         |      |                                                                                                     |
| 109            | P12/EC5/INT1     | F    | This pin is shared with timer 5 clock input and external interrupt input. It is CMOS schmitt input. |
| 110            | P11/EC4/INT0     |      | This pin is shared with timer 4 clock input and external interrupt input. It is CMOS schmitt input. |
| 111            | P10/PMSK         |      | This pin is shared with PWC mask input.<br>It is CMOS schmitt input.                                |

| Pin No. (LQFP) | Pin name        | Form | Function                                                                                   |
|----------------|-----------------|------|--------------------------------------------------------------------------------------------|
| 112            | P07/EXI2/PMI    |      | This pin is shared with external capture input and PWC input.<br>It is CMOS schmitt input. |
| 113            | P06/EXI1        |      | This pin is shared with external capture input.                                            |
| 114            | P05/EXI0        |      | It is CMOS schmitt input.                                                                  |
| 115            | P04/CFG         | - F  | This pin is shared with capstan FG input.<br>It is CMOS schmitt input.                     |
| 116            | P03/DFG         |      | This pin is shared with drum FG input.<br>It is CMOS schmitt input.                        |
| 117            | P02/DPG         |      | This pin is shared with drum pulse input.<br>It is CMOS schmitt input.                     |
| 118            | P01/RFG0        |      | This pin is shared with reel FG input.                                                     |
| 119            | P00/RFG1        |      | It is CMOS schmitt input.                                                                  |
| 120            | V <sub>DD</sub> | _    | It is power supply pin.                                                                    |

## Table 1.6-1 shows the I/O circuit type.

## ■ I/O Circuit Type

## Table 1.6-1 I/O circuit types

| Classifi-<br>cation | Circuit Type                                                                  | Remark                                                                            |
|---------------------|-------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|
| А                   | X0,OSCI Clock input                                                           | <ul> <li>Oscillation return resistance about 1MΩ</li> </ul>                       |
| В                   | Input                                                                         | CMOS schmitt input                                                                |
| С                   | Output data<br>DC test<br>DC test<br>Direction CTL<br>Standby control = 1 fix | <ul> <li>CMOS level output</li> <li>CMOS input without standby control</li> </ul> |

## Table 1.6-1 I/O circuit types

| Classifi-<br>cation | Circuit Type                                                                                                         | Remark                                                                                                     |
|---------------------|----------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|
| D                   | Output data<br>DC test<br>DC test<br>Direction CTL<br>Analog input<br>CH selection<br>Digital input                  | <ul> <li>CMOS level output</li> <li>CMOS input with input control</li> <li>Analog input</li> </ul>         |
| Е                   | Output data<br>DC test<br>DC test<br>Direction CTL<br>Analog input<br>CH selection<br>Digital input<br>Input control | <ul> <li>CMOS level output</li> <li>CMOS schmitt input with input control</li> <li>Analog input</li> </ul> |
| F                   | Output data<br>DC test<br>DC test<br>Direction CTL<br>Standby control = 1 fix                                        | <ul> <li>CMOS level output</li> <li>CMOS schmitt input without standby control</li> </ul>                  |

# CHAPTER 2 Handling Devices

This chapter describes points to note when using the MB91191/MB91192 series.

- 2.1 Precautions When Handling Devices
- 2.2 Others

## 2.1 **Precautions When Handling Devices**

The semiconductor device breaks down at a certain probability. Moreover, the failure of the semiconductor device is greatly controlled by the condition (circuit condition and environmental condition, etc.) used.

To have the high use, the semiconductor device is explained about reliability about the matter which should be noted and considered as follows.

## Precautions when Designing

Here, the matter which should be noted when an electronic equipment is designed with a semiconductor device is described.

## Observance of absolute maximum rating

When an excessive stress (voltage, current, and temperature, etc.) adds, the semiconductor device has the possibility to destroy. The value that this threshold was provided is an absolute maximum rating. Therefore, care must be taken not to exceed the rating even for one item.

### Observance of recommended operation condition

The recommended operation condition is a condition to guarantee normal movement of the semiconductor device. All standard values for electric features are assured within this condition range. Always use under the recommended operation condition. When this condition is exceeded and used, the adverse effect is occasionally caused for reliability.

Use by the item, the condition, and the logical combination not described to this material is not guaranteed. Please consult with the section in charge of sales of our company about use by conditions other than being described for the idea beforehand.

## Processing and protection of terminal

In the semiconductor device, there are a power supply and various input/output terminals. The following attention is necessary for these.

• Prevention of over-voltage/over-current

Deterioration is caused in the device when the voltage/current which exceeds the maximum rating is applied to each terminal, and when it is remarkable, it becomes destruction. Please prevent such an over-voltage/over-current occurring when you design the equipment.

• Protection of output terminal

If the output terminal is short circuited with the power terminal or other output terminal, or when large capacity load is connected, a large electrical current may result. If this condition is prolonged, the device will be damaged, so this kind of connection should not be made.

• Processing of unused input terminal

If the input terminal with very high impedance is used while opened, the operation might become unstable. Ensure connections to the power terminal and ground terminal have the appropriate resistance.

#### Latch up

The semiconductor device is composed by the formation of the region of the P-type and the N-type on the substrate. Internal parasitism PN junction (thyristor structure) might keep doing on-line when the voltage of an external abnormal voltage is added, and the heavy-current which exceeds hundreds of mA flow to the power supply terminal. This is called a latch up. The reliability of the device is not only damaged when this phenomenon occurs but also there is dreading the arrival heat generation, smoking, and the ignition to destruction. Please note the following points to prevent this.

- There must not be what the voltage more than the maximum rating adds the terminal. Please note abnormal noise and surge etc.
- An abnormal current must not flow in consideration of the power supply turning on sequence.
- Restriction of safety etc. and observance of standard

All over the world, various restrictions and standards of safety and the EMI, etc. have been installed. Please suit these restriction and standard when the customer designs the equipment.

#### Fail safe design

The semiconductor device breaks down at a certain probability. The customer safely designs such as the device redundancy, fire spreading prevention, exceeding current prevention, and prevention of malfunction not to occur the injury accident, fire accident, and social damage consequently when the semiconductor device is broken.

#### Attention concerning usage

The our company semiconductor device is intended to be used for a standard usage (associated equipment for office appliances such as computers/OA and industries/communications/the measurements and personal/home equipment etc.). The customer concerns the usage of threatening the life by the breakdown and malfunction, dreading the damage to the human body, or the special application which the extreme high reliability is requested (fro aviation/space, atomic control, device for relayed the bottom of the sea, running control, the medical device to keep the life, etc.), be sure to consult with the sales division of our company. When you use without the consultation and acknowledge that the responsibility cannot be assumed about the occurring damage etc.

## Precautions when Mounting Package

In the package, there are a lead insertion type and a surface mounting type. In both cases, quality assurance for heat resistance at the soldering stage only applies to the mounting under conditions recommended by us. Please inquire the section in charge of sales of our company about details of the mounting condition.

#### Lead insertion type

There are two ways to mount the lead insertion type package onto the printing board-the first is to directly solder it onto the printing board, and the second is to mount it on the printing board using the socket.

When soldering it directly to the printing board, the flow soldering method (wave soldering method) whereby the solder is melted after inserting the lead through the hole in the printing board is generally used. In this case, heat stress in excess of the usual maximum rating preservation temperature is added to the lead part at the soldering stage. Please mount under the mounting recommendation condition of our company.

When the mounting method using the socket is used, if surface processing of the socket contact point and surface processing of the IC lead are different, contact failure may be generated after a prolonged period. Therefore, checking the surface processing of the socket contact and surface processing of the IC lead is recommended before mounting.

## Surface mounting type

The lead used in the surface mounting type package is thinner than that for the insertion type, so its shape is easily changed. In line with the increased number of pins in the package, the lead pitch is also narrow, and opening defects due to the lead change and short circuits due to the solder bridge can easily be caused, so an appropriate mounting technique is required. We recommend the solder re-flow method, and implement rank classification of the mounting conditions per product. Please mount according to the rank classification of the our company recommendation.

#### About keeping the semiconductor device

The plastic package is made of resin, so moisture is absorbed if left in a natural environment. When the heat when mounting on the moisture absorption package joins, the decrease and the package crack of the wet-proofing by the interfacial flaking off generation might be generated. Please note the following points.

- The be dewy of moisture happens to the product in the place with a rapid temperature change. Store it in a place with minimum temperature fluctuations that avoid such an environment.
- The depository of the product recommends the use of a dry box. Please keep under the relative humidity to 70% RH and the temperature to 5 to 30 °C.
- Silica-gel is used as a dry medicine in our company with a damp-proof and high as packing material of the semiconductor device if necessary an aluminum laminate bag. Put the semiconductor device in the laminated aluminum bag and close it tightly for storage.
- Please avoid the place where a lot of places and dust where the corrosively gas is generated.

#### About the baking

The moisture absorption package can be dehumidified by executing the baking (heating dryness). Please execute the baking by the condition which our company recommends.

### Static electricity

Please note the following points so that the semiconductor device may cause destruction by static electricity easily.

- Please adjust the relative humidity of the working environment to 40% to 70% RH. Please examine the use of TEL device (apparatus for generating ion) etc. if necessary.
- Earth the conveyer, soldering tank and iron, and peripheral incidental equipment to be used.
- In order to prevent electrocution of human body, try to earth through a ring or armlet with high resistance (about  $1M\Omega$ ), wear conductive clothing and shoes, and place a conductive mat on the floor to minimize static build-up.
- Please execute the earth or the electrification prevention to the treatment device and meters.
- Avoid using materials that are easily charged, such as polystyrene foam, to store the assembled board.

## Precautions

The reliability of the semiconductor is affected by the peripheral temperature as mentioned before, and other environmental conditions. Please note the following points.

## Humidity

As for environment long-term use under the high humidity environment, something wrong with the leak character might occur in not only the device but also printed wiring board, etc. Please consider the damp-proof processing such as giving when the high humidity is assumed.

#### Static electricity discharge

The semiconductor device might cause the malfunction by being generate the electrical discharge in Kon when electrified thing exists in high voltage near the device. For this case, please treat the prevention of electrification or the prevention of the electrical discharge.

#### Corrosively gas, dust, and oil

If the device is used within a corrosive gas environment or where dust and oil, etc. may become attached, the effect may be detrimental due to chemical reactions. Protective measures should be considered when used under such an environment.

## Radiation and cosmic ray

A general device does not assume the environment exposed to the radiation and the cosmic ray in the design. Therefore, use this to shield.

## Smoking and ignition

The device of the resin molding type is not nonflammability. Do not use the device near any ignitable substance. In the event of smoke or fire may be generated toxic gases.

Additionally, please consult the section in charge of sales of our company about use under a special environment for the idea.

## 2.2 Others

## The others are explained

## External Reset Input

When "L" level is input to the  $\overline{RST}$  pin, to ensure the inside achieves reset status, "L" level input to the  $\overline{RST}$  pin is required for at least five machine cycles.

## Note on Using External Clock

When using the external clock, drive the X0. Figure 2.2-1 shows the example of using an external clock.





\*:Be sure to make X1 pin open.

## Power Supply Pin

If there are multiple  $V_{DD}$  and  $V_{SS}$  pins, from the point of view of device design, pins to be of the same potential are connected the inside of the device to prevent such malfunctioning as latch up. To reduce unnecessary radiation, prevent malfunctioning of the strobe signal due to the rise of ground level, and observe the standard for total output current, be sure to connect the  $V_{DD}$  and  $V_{SS}$  pins to the power supply and ground externally.

Also try to ensure that connection to the  $V_{DD}$ , Vss on this device is at the lowest impedance possible from the power supply source. In addition, We will recommend the ceramic capacitor of about 0.1  $\mu$ F to be connected as bypass capacitor between  $V_{DD}$  and  $V_{SS}$  near this device.

## Crystal Oscillation Circuit

The noise near X0 and the X1 terminal becomes original of the malfunction of this device. The printing board should be designed so that the X0, X1, crystal oscillator (or ceramic oscillator), and bypass capacitor to the ground are arranged as close as possible.

Printing board artwork around the X0 and X1 terminals to the ground is strongly recommended, as steady operation can be expected.

## Handling NC Pin

Use the Non Connect (N.C.) terminal while open.

## Mode (MD0 to MD2) Pin

Please tie directly to  $V_{DD}$  or  $V_{SS}$  and use these terminals.

In order to prevent erroneous entry to test mode due to noise, the pattern length between each mode terminal and  $V_{DD}$  or  $V_{SS}$  on the printing board should be as short as possible, and they should be connected at low impedance.

## At Power On

When the power is turned on, the  $\overline{RST}$  pin must be started from "L" level status, and changed to "H" level after at least five cycles of the internal operation clock have passed, after the power source reaches the V<sub>DD</sub> level.
# CHAPTER 3 CPU

This chapter provides basic explanations for such elements as the architecture, specifications, and commands, etc., required to understand the CPU core functions of the FR series.

- 3.1 Memory Space
- 3.2 CPU Architecture
- 3.3 Dedicated Registers
- 3.4 General-purpose Register
- 3.5 Data Construction
- 3.6 Word Alignment
- 3.7 Memory Map
- 3.8 Overview of Instructions
- 3.9 EIT (Exception, Interruption, and Trap)
- 3.10 Reset Sequence
- 3.11 Memory Access Mode
- 3.12 Clock Generation Section (Low Power Consumption Mechanism)

## 3.1 Memory Space

## The logical address space of the FR20 series is 4 Gbytes (2<sup>32</sup> addresses), and the CPU performs linear access.

#### Direct Addressing Area

The under-mentioned area of the address space is used for I/O. This area is called the "direct addressing area" and operand addresses can be specified directly within the command. A direct area is different as follows depending on the size of the accessed data.

- Byte data access:0-0FF<sub>H</sub>
- Half word data access:0-1FF<sub>H</sub>
- Word data access:0-3FF<sub>H</sub>

#### Memory Map

Figure 3.1-1 shows the memory map of the MB91191/MB91192.

| 0000000н<br>~  |                              |                            | 1/0                          | 0000000н<br>~  |
|----------------|------------------------------|----------------------------|------------------------------|----------------|
| 000001FFн      | I/O area                     |                            | I/O area                     | 000001FFн      |
| 00000200н      |                              |                            |                              | 00000200н      |
| 000002FFн      | PPG0 Data RAM area 256byte   | Direct                     | PPGU Data RAM area 256byte   | ~<br>000002FFн |
| 00000300н      |                              | Access                     |                              | 00000300н<br>~ |
| ~<br>0000037Fн | SIOU Data RAM area 128byte   | Area                       | SIOU Data RAM area 128byte   | 0000037Fн      |
| 00000380н      |                              |                            |                              | 00000380н      |
| ~<br>000003BEH | PPG1 Data RAM area 64byte    |                            | PPG1 Data RAM area 64byte    | ~<br>000003BFн |
| 000003С0н      |                              |                            |                              | 000003С0н      |
| ~<br>000003EEH | I/O area                     | Ļ                          | I/O area                     | ~<br>000003EE  |
| 00000400н      |                              | -11-                       |                              | 00000400н      |
|                | I/O area                     |                            | I/O area                     | ~<br>000007EEu |
| 00000800н      |                              |                            |                              | 00000800н      |
| ~              | Access interdiction          |                            | Access interdiction          | ~              |
| 00000FFFH      |                              |                            |                              | 00000FFFH      |
| ~              | SIO1 Data RAM area 128byte   |                            | SIO1 Data RAM area 128byte   | ~              |
| 0000107FH      |                              |                            |                              | 0000107FH      |
| ~              | SIO2 Data RAM area 128byte   |                            | SIO2 Data RAM area 128byte   | ~              |
| 000010FFH      |                              |                            |                              | 000010FFH      |
| ~              | A 1. 1. 1. 1.                |                            | Access interdiction          | ~              |
| 00005755       | Access interdiction          |                            |                              | 0000DFFFн      |
| 0000E7FFH      |                              |                            |                              | 0000Е000н      |
| ~              | Internal RAM area 6Kbyte     |                            | Internal RAM area 8Kbyte     | ~              |
| 0000FFFFH      |                              |                            |                              | 0000FFFFH      |
| 00010000H      |                              |                            | Access interdiction          | ~              |
|                |                              | 1                          |                              | 0007FFFFH      |
|                |                              |                            | Internal RAM area 2Kbyte     | ~              |
| ~              | Access interdiction          |                            |                              | 000807FFH      |
|                |                              |                            | Access interdiction          | ~              |
|                |                              |                            |                              | 0009FFFFн      |
| 000BFFFFH      |                              | and a second second        |                              | 000А000н       |
| 000С0000н      |                              | and an and a second second |                              |                |
| ~<br>000C07FFн | Internal RAM area 2Kbyte     | A STATE                    | Internal ROM area (384kByte) | ~              |
| 000С0800н      | Internal POM area (254kBute) | ·                          |                              |                |
| ∼<br>000FFFFBн |                              | 1KR                        |                              | 000FFFFBH      |
| 000FFFFCн      | Reset vector                 | Initial vector area        | Reset vector                 | 000FFFFCн      |
| 00100000н      |                              |                            |                              | 0010000н       |
| ~<br>FFFFFFF   | External expansion area      |                            | External expansion area      | ~<br>FFFFFFF   |
|                |                              |                            | MD04400                      |                |
|                | MRA11A1K                     |                            | MB91192                      |                |

#### Figure 3.1-1 MB91191/MB91192 Memory Map

#### Note:

Under single-chip mode, access to the external extension area is impossible.

Select internal ROM external bus mode using the mode register to access the external extension area.

## 3.2 CPU Architecture

## The FR20 CPU is a high performance core that adopts highly functional commands for the embedded application as well as RISC architecture.

#### Feature of CPU Architecture

- Adoption of RISC architecture
  - Basic instruction: one instruction one cycle
- 32 bit architecture
  - General-purpose register 32 bits × 16
- Linear memory space of 4 GB
- Installing of multipliers
  - 32 bits x multiplication 32 bits: 5 cycles
  - 16 bits x multiplication 16 bits: 3 cycles
- Reinforcement of interruption processing function
  - High-speed response speed (6 cycles)
  - Support for multiple interrupts
  - Level mask function (16 levels)
- Reinforcement of instruction for I/O operation
  - Memory memory transfer operation
  - Bit processing instruction
- High code efficiency
  - 16 bits in basic instruction word length
- Low power consumption
  - Sleep mode, stop mode

#### Construction of Internal Architecture

The FR20 CPU adopts the Harvard architecture structure whereby the command bus and data bus are independent.

The on chip command cache is connected to the command bus (T-bus). A 32-bit <--> 16-bit bus converter is connected to the data bus (D-bus), and performed interfaces between the CPU and peripheral resources.

A Harvard <--> Princeton bus converter is connected to both the I-bus and D-bus, performed and interfaces between the CPU and bus controller.

Figure 3.2-1 shows the construction of internal architecture.



Figure 3.2-1 Construction of Internal architecture

CPU

The FR20's 32-bit RISC architecture is compactly implemented on the CPU. A five-level command pipeline method is adopted to execute one command per cycle. The pipeline is composed of the following stages.

- Instruction fetch (IF): The instruction address is output, and the instruction is fetched.
- Instruction decode (ID): The decode does the fetched instruction. The register is read.
- Execution (EX): The operation is executed.
- Memory access (MA): Loading into the memory or the store is accessed.
- Write-back (WB): Writes the operation results (or loaded memory data) to the register.

Figure 3.2-2 shows the instruction pipeline.

| CLK           |    |    |    |    |    |    |
|---------------|----|----|----|----|----|----|
| Instruction 1 | WB |    |    |    |    |    |
| Instruction 2 | MA | WB |    |    |    |    |
| Instruction 3 | EX | MA | WB |    |    |    |
| Instruction 4 | ID | EX | MA | WB |    |    |
| Instruction 5 | IF | ID | EX | MA | WB |    |
| Instruction 6 |    | IF | ID | EX | MA | WB |

Figure 3.2-2 Instruction pipeline

The instruction is never in any order executed. Accordingly, if command A enters the pipeline before command B, command A always reaches write backstage before command B.

As a rule, the instruction is executed at the speed of one instruction per cycle. However, a number of cycles

are required to execute commands for the load/store command to which memory wait is attached, branch commands that do not have delay slots, and multi-cycle commands. Also, when the supplied instruction is slow, the execution speed of the instruction decrease.

Refer to "3.8 Overview of Instructions" for details.

• 32-bit  $\leftrightarrow$  16-bit bus converter

Interfaces between the D-BUS that quickly accesses at 32-bit width and the R-BUS that accesses at 16-bit width, and realizes data access from the CPU to built-in peripheral circuit.

When 32-bit width access is performed from the CPU, this bus converter accesses the R-BUS by converting it to 16-bit width access twice. Some of built-in peripheral circuits have access width-related restrictions.

#### ● Harvard ↔ Princeton bus converter

Coordinates between the CPU command access and data access, and realizes smooth interface with the external bus.

In CPU, the instruction bus and the data bus are the independent Harvard architecture structures. On the other hand, the bus controller that controls the external bus has a Princeton architectural structure with a single bus. This bus converter ranks the priority order for command access and data access of the CPU, and controls access to the bus controller. This operation always optimizes the external bus access ranking.

It also has a two-word write buffer to eliminate CPU bus waiting time and a one-word pre-fetch buffer to fetch commands.

### 3.3 Dedicated Registers

Use the dedicated registers for specified purposes. Program counter (PC), program status (PS), table base register (TBR), return pointer (RP), system stack pointer (SSP), user stack pointer (USP), and multiplication/division results registers (MDH/MDL) are prepared.

#### Dedicated Registers List

Figure 3.3-1 shows the dedicated register list.

|  |   |   | 005 | 005 | Program counter (PC)                                    |  |
|--|---|---|-----|-----|---------------------------------------------------------|--|
|  | M | - | SCR | CCR | Program status (PS)                                     |  |
|  |   |   |     |     | Table base register (TBR)                               |  |
|  |   |   |     |     | Return pointer (RP)                                     |  |
|  |   |   |     |     | System stack pointer (SSP)                              |  |
|  |   |   |     |     | User stack pointer (USP)                                |  |
|  |   |   |     |     | Multiplication and division result register (MDH) (MDL) |  |

#### Figure 3.3-1 Dedicated registers list

#### Program Counter (PC)

Function of program counter (PC: Program Counter) is described.

The program counter (PC) consists of 32-bit.

Figure 3.3-2 shows the bit configuration of the program counter (PC).

#### Figure 3.3-2 Program counter (PC)

bit 31 0 Initial value XXXXXXX<sub>H</sub>

The address of the executed instruction is shown with the program counter.

If the PC is updated when an instruction is executed, Bit 0 is set to "0". Bit 0 may be "1" only when an odd address is specified as the branch destination address.

Even in that case, bit 0 is invalid, and the command must be placed in the address of the multiple of two.

The initial value by reset is irregular.

#### Program Status Register (PS)

This register retains the program status, and is separated into three parts, namely, ILM, SCR, and CCR. Refer to "3.3.1 Program Status Register (PS)" for details.

The undefined bits are all reserved bits. When the register is read, "0" is always read. Writing is invalid.

#### ■ Table Base Register (TBR)

Function of table base register (TBR: Table Base Register) is described. The table base register (TBR) consists of 32-bit.

Figure 3.3-3 shows the bit configuration of the table base register (TBR).

#### Figure 3.3-3 Table base register (TBR)



The table base register retains the starting address of the vector table used for EIT processing. The initial value by reset is 000FFC00<sub>H</sub>.

#### Return Pointer (RP)

Function of Return Pointer (RP: Return Pointer) is described.

The return pointer (RP) consists of 32-bit.

Figure 3.3-4 shows the bit configuration of the return pointer (RP).

#### Figure 3.3-4 Return pointer (RP)

| bit | 31 | 0 | Initial value |
|-----|----|---|---------------|
|     |    |   | XXXXXXXX      |

The address which returns from the sub routine is maintained at the return pointer.

The value of PC is forwarded to this RP at CALL instruction execution time.

The content of RP is forwarded to PC at RET instruction execution time.

The initial value by reset is irregular.

#### System Stack Pointer (SSP)

Function of system stack pointer (SSP: System Stack Pointer) is described.

The system stack pointer (SSP) consists of 32-bit.

Figure 3.3-5 shows the bit configuration of the system stack pointer (SSP).

#### Figure 3.3-5 System stack pointer (SSP)

bit 31 0 Initial value 0000000<sub>н</sub>

SSP is the system stack pointer.

When the S flag is "0", the SSP functions as R15. The SSP can be specified explicitly. Also used as the stack pointer specifying the stack that saves the PS and PC when EIT occurs. The initial value by reset is  $00000000_{\text{H}}$ .

#### User Stack Pointer (USP)

Function of user stack pointer (USP: User Stack Pointer) is described.

The user stack pointer (USP) consists of 32-bit.

Figure 3.3-6 shows the bit configuration of the user stack pointer (USP).

#### Figure 3.3-6 User stack pointer (USP)

bit 31 0 Initial value XXXXXXX<sub>H</sub>

USP is the user stack pointer.

When the S flag is "1", the USP functions as R15. The USP can be specified explicitly. The initial value by reset is irregular.

The USP cannot be used for the RETI instruction.

#### Multiplication and Division Result Register (MDH/MDL)

Function of multiplication and division result register (MDH/MDL: Multiply & Divide register) is described.

The multiplication and division result register (MDH/MDL) consists of 32-bit.

Figure 3.3-7 shows the bit configuration of the multiplication and division result register (MDH/MDL).

#### Figure 3.3-7 Multiplication and division result storage register (MDH/MDL)

| bit | 31 | 0 | Initial value |
|-----|----|---|---------------|
| MDH |    |   | ХХХХХХХХН     |
| MDL |    |   | XXXXXXXX      |

MDH and MDL are the multiplication and division register. Each register is 32-bit long.

The initial value by reset is irregular.

#### Functions when multiplication is executed

In the case of 32-bit x 32-bit multiplication, the 64-bit long operation results are stored in the multiplication/division results register in the following format.

- MDH: Higher 32-bit
- MDL: Lower 32-bit

In the case of 16-bit x 16-bit multiplication, the results are stored in the multiplication/division results register as follows.

- MDH: Indeterminate
- MDL: 32-bit

Functions when division is executed

When beginning to calculate, the dividend is stored in MDL.

When division is calculated using the DIV0S/DIV0U, DIV1, DIV2, DIV3, or DIV4S commands, the results are stored in the MDL and MDH as follows.

- MDH: surplus
- MDL: commerce

## 3.3.1 Program Status Register (PS)

The register retains the program status, and is separated into three parts, ILM, SCR, and CCR.

A bit undefined in figure is reservation all bit. When the register is read, "0" is always read. Writing is invalid.

#### Program Status Register (PS)

Figure 3.3-8 shows the configuration of the program status register (PS).

#### 

Condition code register (CCR)

Figure 3.3-9 shows the configuration of the condition code register (CCR).

#### Figure 3.3-9 Condition code register (CCR)

| bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Initial value |
|-----|---|---|---|---|---|---|---|---|---------------|
|     |   |   | S | I | N | Z | V | С | 00XXXXн       |

The function of each bit is explained as follow.

[bit5] S: Stack flag

This bit specifies the stack pointer to be used as R15.

| Value | Function                                                                                                                                                                           |
|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0     | The system stack pointer (SSP) is used as R15. When the EIT occurs, this bit is automatically set to "0". (Note that a value saved on the stack is the value before it is cleared) |
| 1     | The user stack pointer (USP) is used as R15.                                                                                                                                       |

This bit is cleared to "0" by a reset.

Select the SSP when the RETI instruction is executed.

[bit4] I: Interrupt enable flag

Permission and the interdiction of the user interruption demand are controlled.

| Value | Function                                                                                                                                                                         |
|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0     | User interruption interdiction.<br>When the INT instruction is executed, this bit is cleared to "0".<br>(Note that a value saved on the stack is the value before it is cleared) |
| 1     | User interruption permission.<br>Mask processing of user interrupt requests is controlled by the value retained by ILM.                                                          |

This bit is cleared to "0" by a reset.

[bit3] N: Negative flag

This bit indicates the code when the operation results are defined as integers expressed as complements of 2.

| Value | Function                                                    |
|-------|-------------------------------------------------------------|
| 0     | It is indicated that operation result was a positive value. |
| 1     | It is indicated that operation result was a negative value. |

Initial state by reset is irregular.

[bit2] Z: Zero flag

This bit indicates whether or not the operation result is 0.

| Value | Function                                                           |
|-------|--------------------------------------------------------------------|
| 0     | It is indicated that operation result was the values other than 0. |
| 1     | It is shown that operation result was 0.                           |

Initial state by reset is irregular.

[bit1] V: Overflow flag

This bit is considered to be the integer expressing the operand used for operations as complements of 2, and indicates whether or not an overflow was generated as the result of such operation.

| Value | Function                                                                    |
|-------|-----------------------------------------------------------------------------|
| 0     | It is indicated that no overflow has occurred as a result of the operation. |
| 1     | It is indicated that an overflow has occurred as a result of the operation. |

Initial state by reset is irregular.

#### [bit0] C: carrying flag

This bit indicates whether or not carry or borrow was generated from the highest bit through the operation.

| Value | Function                                              |
|-------|-------------------------------------------------------|
| 0     | It is indicated that no carry or borrow has occurred. |
| 1     | It is indicated that a carry or borrow has occurred.  |

Initial state by reset is irregular.

#### System Condition code Register (SCR)

Figure 3.3-10 shows the configuration of the system condition code register (SCR: System Condition Code Register).

#### Figure 3.3-10 System condition code register (SCR)



Each bit function of the system condition code register (SCR) is explained as follows.

[bit10, 9] D1, D0: Flag for step division

The middle data of step division execution time is maintained. Do not change while executing the division processing.

Restart of the step division is guaranteed by saving/returning the PS register value when other processes are carried out during the step division. Initial state by reset is irregular.

When the DIVOS instruction is executed, the divided and the divisor are referenced and set.

When the DIV0U instruction is executed, the bits clear forcibly.

#### [bit8] T: step trace trap flag

It is a flag which specifies whether to make the step trace trap effective.

| Value | Function                                                                                                     |
|-------|--------------------------------------------------------------------------------------------------------------|
| 0     | Step trace trap invalidity                                                                                   |
| 1     | Step trace trap effective<br>In this case, all NMIs for user and user interrupts will be interrupt disabled. |

This bit is initialized to "0" by a reset.

The emulator uses the function of the step trace trap. When the emulator is used, it cannot be used in user program.

#### Interrupt level mask register (ILM)

Figure 3.3-11 shows the configuration of the interrupt level mask register (ILM).

| bit | 20   | 19   | 18   | 17   | 16   | Initial value |
|-----|------|------|------|------|------|---------------|
|     | ILM4 | ILM3 | ILM2 | ILM1 | ILM0 | 01111н        |

#### Figure 3.3-11 Interrupt level register (ILM)

The interrupt level mask register (ILM) retains the interrupt level mask value, and values retained by this ILM are used as the level mask.

Interrupt requests are received only when the supported interrupt level is higher than the level indicated by this ILM out of the interrupt requests to be input to the CPU.

As for the level value,  $0(00000_B)$  is the strongest, and  $31(11111_B)$  is weakest.

There is a limitation in the value which can be set from the program.

If the original value is between 16 to 31, the new value must be between 16 to 31. When the command setting 0 to 15 is executed, the value (specified value + 16) is transferred.

If the original value is between 0 to 15, an arbitrary value between 0 to 31 can be set.

This register is initialized to  $15 (01111_B)$  by a reset.

## 3.4 General-purpose Register

## Register R0 to R15 is a general-purpose register. These registers are used as the pointer for memory access and accumulator for various operations.

#### General-purpose Register

Figure 3.4-1 shows the configuration of the general-purpose register.



Figure 3.4-1 Configuration of general-purpose register

Register R0-R15 is a general register. These registers are used as the pointer for memory access and accumulator for various operations. The following of the 16 registers are expected to have special uses, so some commands are emphasized.

- R13: Virtual accumulator (AC)
- R14: Frame pointer (FP)
- R15: Stack pointers (SP)

R0 to R14 of the initial value by reset is irregular. R15 becomes  $00000000_{\text{H}}$  (value of SSP).

## 3.5 Data Construction

The data allocation of the FR20 series uses as follow.

- Bit ordering: Little endian
- Byte ordering: Big endian

#### Bit Ordering

In the FR20 series, the little endian has been adopted as a bit ordering.

Figure 3.5-1 shows the data allocation of the bit ordering.



#### Byte Ordering

Big endian is adopted as the byte ordering for the FR family.

Figure 3.5-2 shows the data allocation of the byte ordering.

#### Figure 3.5-2 Data allocation of byte ordering



## 3.6 Word Alignment

## As commands and data are accessed per byte, addresses to be allocated differ depending on the command length and data width.

#### Program Access

It is necessary to arrange the program of the FR20 series in the address of the multiple of two. Bit 0 of the program counter (PC) is set to "0" when updating the PC in line with execution of the command. It may be "1" only when an odd address is specified as the branch destination address. Even in that case, bit 0 is invalid, and the command must be placed in the address of the multiple of two.

There is no odd number address exception.

#### Data Access

In the FR20 series, when data is accessed, forced alignment is applied to the address depending on its width as follows.

- Word Access: An address must be a multiple of 4. (The lowest 2-bit is forcibly "00".)
- Half-word access: An address must be a multiple of 2. (The lowest bit is forcibly "0".)
- Byte Access:

When word or half-word data is accessed, "0" is forcibly set to some bits, which are the calculation results of the effective address. For example, in the @(R13,Ri) addressing mode, the register before addition is used for calculations as it is (even though the lowest bit is 1), and the lower bits of the addition results will be masked. A register before calculation is not masked.

(example) LD @(R13,R2),R0



#### The memory map for the FR20 series is shown.

#### Memory Map

The address space of the memory is 32 bit linear.

Figure 3.7-1 shows the memory map.



Figure 3.7-1 Memory map

#### Direct addressing

The under-mentioned region of the address space is a region for I/O. In this area, the operand address can be specified directly within the command through direct addressing.

The size of the address area which an address can be directly specified is different in each data length.

- Byte data: (8 bits): 0 to 0FF<sub>H</sub>
- Half-word data: (16 bits): 0 to  $1FF_H$
- Word data: (32 bits): 0 to 3FF<sub>H</sub>
- Vector table initial region

The region of  $000FFC00_{H}$  -  $000FFFFF_{H}$  is EITT vector table initial area.

The vector table used for EIT processing can be allocated to an arbitrary address by rewriting the TBR, but it is allocated to this address on initialization through reset.

## 3.8 Overview of Instructions

The FR20 series supports logical operation and bit operations that are optimized for embedded application, and direct addressing commands as well as a general RISC command system. The set list shows the appendix. As each command is 16 bits length (some commands are 32 or 48 bits), memory usage is more efficient.

#### Overview of Instructions

The instruction set can be divided into the following function groups.

- Arithmetic operation
- Load and store
- Divergence
- Logical operation and bit operation
- · Direct addressing
- Others

#### Arithmetic operation

It has standard arithmetic operation commands (addition, subtraction, comparison) and shift commands (logic shift, arithmetic operation shift). Operations with carry that are used for multi-word length operations and operations that do not change the flag value which are convenient for address calculations are enabled for addition and subtraction.

Furthermore, it has 32-bit x 32-bit and 16-bit x 16-bit multiplication commands, and the 32-bit/32-bit step division commands.

Also equipped with an immediate transfer command that sets immediate values to the register, and an interregister transfer command.

The arithmetic operation command executes all operations using a general-purpose register and multiplication/division register within the CPU.

#### Load and store

Load and store are the commands that read and write to external memories. They are also used to read and write the peripheral circuits (I/O) within the chip.

Load and store have three types of access length, namely byte, half-word, and word. In addition to normal indirect register memory addressing, memory addressing is also possible for certain commands such as indirect displacement registers and indirect increment/decrement registers.

#### Branch

In the FR20 series, whether the operations are with or without delay slots can be specified for the branch command.

It is an instruction of the branch, the call, the interruption, and the return. There are two types of branch command. One type has a delay slot and the other does not. They can be optimized to suit the purpose.

Refer to "3.8.1 Branch Command with Delay Slot" and "3.8.2 Branch Command without Delay Slot" for

details of the branch commands.

#### Logical operation and bit operation

Logic operation instruction can perform AND, OR, and EOR logic operations between general-purpose registers, or between a general-purpose register and the memory (or I/O). Moreover, the bit operation instruction can operate the content of the memory (And, I/O) directly. The register of the memory addressing is generally indirect.

#### Direct addressing

Direct addressing commands are used to access between I/O and general-purpose registers, or between I/O and the memory. The I/O address can be accessed quickly and efficiently by direct specification within the command instead of indirect register. Indirect memory addressing to the register with register increment/ decrement is also enabled for some commands.

#### Others

This command executes flag set up within the PS register, stack operation, code/zero expansion, etc. Also equipped with high-level language supported function entry/exit, and register multi-load/store commands.

### 3.8.1 Branch Command with Delay Slot

The operation with the delay slot branches prior to execute the command at the branch destination after executing the command located immediately after the branch command.

#### Branch Command with Delay Slot

The following commands execute the branch command with delay slot.

| JMP:D | @Ri    | CALL:Dlabel12 | CALL:D | @Ri    | RET:D |        |
|-------|--------|---------------|--------|--------|-------|--------|
| BRA:D | label9 | BNO:D label9  | BEQ:D  | label9 | BNE:D | label9 |
| BC:D  | label9 | BNC:D label9  | BN:D   | label9 | BP:D  | label9 |
| BV:D  | label9 | BNV:D label9  | BLT:D  | label9 | BGE:D | label9 |
| BLE:D | label9 | BGT:D label9  | BLS:D  | label9 | BHI:D | label9 |

#### Operation of Branch Command with Delay Slot

Operations with delay slots branch out after executing the command placed just after the branch command (called a "delay slot") prior to execute the branch destination command.

As the delay slot command is executed before the branch operation, the apparent execution speed is 1 cycle. The NOP command must be placed as an alternative if an effective command cannot be inserted in the delay slot.

[example]

|       |        | ; Row of instruction               |
|-------|--------|------------------------------------|
| ADD   | R1, R2 | ;                                  |
| BRA:D | LABEL  | ; Branch instructions              |
| MOV   | R2, R3 | ; Delay slotExecuted before branch |
|       |        |                                    |

•••

LABEL:STR 3 and @R4 ; The divergence ahead

The command placed in the delay slot is executed whether the branch condition for the condition branch command will be realized or not.

For delay branch commands, the execution order of the partial command seems to be reversed, but this applies only to PC update operations, and other operations (i.e. update and refer to register) are absolutely executed in the described order.

Concrete examples are shown below.

The Ri to be referred to the JMP:D@Ri/CALL:D@Ri command will not be effected even if the command within the delay slot updates the Ri.

| [example] |       |       |                                                |
|-----------|-------|-------|------------------------------------------------|
| LDI:32    | #Labe | l, R0 |                                                |
| JMP:D     | @R0   |       | ; Branches out to Label                        |
| LDI:8     | #0,   | R0    | ; No effects on the branch destination address |
|           |       |       |                                                |

The RP to be referred by the RET:D command will not be effected even if the command within the delay slot updates the RP.

| [example] |     |                                              |
|-----------|-----|----------------------------------------------|
| RET:D     |     | ; Branch to address defined beforehand in RP |
| MOV       | R8, | RP; No effect on the return operation        |
|           |     |                                              |

The flag referred by the Bcc: Drel command is not effected by the delay slot command either.

```
[example]

ADD #1, R0; Flag change

BC:D Overflow; Branch to execution result of above instruction

ANDCCR #0 ; Do not refer to this flag update in the above-mentioned branch instruction.
```

When RP is referred to for the command within the delay slot under the CALL:D command, the updated contents will be read by the CALL:D command.

[example]

CALL:D Label; Update RP and branchMOV RP and R0; RP of an execution above-mentioned CALL:D result is forwarded.

#### Limitations for Branch Command with Delay

Instruction that can be placed in the delay slot

Only commands that satisfy the following conditions can be executed within the delay slot.

- 1 cycle instruction.
- No branch instruction.
- · Instruction which does not influence operation even when order changes

The "1-cycle command" is a command in which "1", "a", "b", "c", or "d" is described in the cycle number column within the commands list.

Step trace trap

Step trace trap will not be generated between execution of the branch command with delay slot and the delay slot.

#### Interrupt/NMI

No interrupt/NUM is received between execution of the branch command with delay slot and the delay slot.

#### Undefined instruction exception

If an undefined command exists with the delay slot, undefined command exception will not be generated. At this time, undefined instruction operates as NOP instruction.

### 3.8.2 Branch Command without Delay Slot

#### Branch Command without Delay Slot is described.

#### Branch Command without Delay Slot

The following commands execute the branch command without delay slot.

| JMP | @Ri    | CALL | label12 | CALL | @Ri    | RET |        |
|-----|--------|------|---------|------|--------|-----|--------|
| BRA | label9 | BNO  | label9  | BEQ  | label9 | BNE | label9 |
| BC  | label9 | BNC  | label9  | BN   | label9 | BP  | label9 |
| BV  | label9 | BNV  | label9  | BLT  | label9 | BGE | label9 |
| BLE | label9 | BGT  | label9  | BLS  | label9 | BHI | label9 |

#### Operation of Branch Command without Delay Slot

Operation of ones without delay slots are absolutely executed in command rank order. The instruction provided immediately before the branch instruction is not executed after branching.

[example]

|     |        | ; Row of instruction                   |
|-----|--------|----------------------------------------|
| ADD | R1, R2 | ;                                      |
| BRA | LABEL  | ; Branch instruction (delay slot none) |
| MOV | R2, R3 | ; Not executed                         |
|     |        |                                        |

LABEL:STR 3 and @R4 ; The branch ahead

Execution cycle number for branch commands without delay slots will be 2 cycles branched, or 1 cycle non-branched. As the appropriate command cannot be inserted into the delay slot, the command code efficiency is better than the branch command with the delay slot described the NOP instruction. A balance between execution speed and code efficiency can be struck by selecting either the operation with the delay slot when effective commands can be set in the delay slot, or the operation without the delay slot when effective commands cannot be set.

# EIT indicates suspension of program execution due to generation of an event while executing the current and other programs. It is a general term for Exception, Interrupt, and Trap.

#### EIT (Exception, Interruption, and Trap)

The exception is an incident which occurs in relation to the context under execution. Execution restarts from the instruction that caused the exception.

The interruption is an incident which occurs without any relation to the context under execution. The event factor is hardware.

The trap is an incident which occurs in relation to the context under execution. There is something directed by the program like the system call. Execution restarts from the instruction following the one that caused the trap.

#### EIT Factor

The EIT factors are as follow.

- Reset
- User interruption (internal resource and external interruption)
- NMI
- Delayed interrupt
- Undefined instruction exception
- Trap instruction (INT)
- Trap instruction (INTE)
- Step trace trap
- Coprocessor absent trap
- Coprocessor error trap

#### Return from EIT

Use the RETI instruction to return from EIT.

## 3.9.1 Interrupt Level of EIT

#### Interrupt levels is controlled by 0 to 31 by five bits.

#### ■ Interrupt level of EIT

The allocation of each level is as follow.

#### Table 3.9-1 Interrupt level

| Interrupt level     |                      |                                   |                                                                                                                  |  |
|---------------------|----------------------|-----------------------------------|------------------------------------------------------------------------------------------------------------------|--|
| 2 decimal<br>number | 10 decimal<br>number | Factor                            | Remark                                                                                                           |  |
| 00000               | 0                    |                                   |                                                                                                                  |  |
| 00001               | 1                    | (System recorvation)              |                                                                                                                  |  |
| 00010               | 2                    | (System reservation)              | When the original value of the ILM is 16 to 31, values within this range cannot be set as the ILM by the program |  |
| 00011               | 3                    |                                   |                                                                                                                  |  |
| 00100               | 4                    | INTE instruction, step trace trap |                                                                                                                  |  |
| 00101 to<br>01110   | 5 to 14              | (System reservation)              |                                                                                                                  |  |
| 01111               | 15                   | NMI (for user)                    |                                                                                                                  |  |
| 10000 to<br>11110   | 16 to 30             | Interrupt                         | When ILM is set, it is a user interruption interdiction.                                                         |  |
| 11111               | 31                   | -                                 | When ICR is set, it is an interruption interdiction.                                                             |  |

It is a level of 16 to 31 that the operation is possible.

Undefined command exception, coprocessor absence trap, coprocessor error trap and INT instruction are unaffected by the interrupt level. Moreover, ILM is occasionally changed.

#### Level Mask to Interruption/NMI

When NMI and interrupt requests are generated, the interrupt level held by the interrupt factor is compared with the level mask value held by the ILM. And, when the following condition consists, the mask is done, and the demand is not accepted.

Interrupt level held by factor  $\geq$  Level mask value

## 3.9.2 Interrupt Stack Operation

The value of PC and PS is saved and revived in the area shown by SSP. After an interrupt, PC is stored in the address indicated by the SSP, and PS is stored in the address (SSP+4).

#### ■ Interrupt Stack

Figure 3.9-1 shows the example of the interrupt stack.



#### Figure 3.9-1 Interrupt stack operation diagram

## 3.9.3 EIT Vector Table

#### From address which TBR shows to vector region for EIT region of 1KB

#### EIT Vector Table

Each vector is 4 bytes, and the relationship between the vector number and vector address is expressed below.

 $vctadr = TBR + vctofs = TBR + (03FCH - 4 \times vct)$ 

vctadr: Vector Address

vctofs: Vector offset

vct: Vector number

The lowest 2-bit of the addition result are always handled as "00".

The area of  $000FFC00_H$  to  $000FFFFF_H$  is an initial area of the vector table by reset. A special function is allocated partially of the vector. The vector table on the architecture is shown in Table 3.9-2.

| Vector number |                                       | Vector Address                       | Description                               |
|---------------|---------------------------------------|--------------------------------------|-------------------------------------------|
| 0             | $00_{\rm H}$                          | 000FFFFC <sub>H</sub>                | Reset                                     |
| 1             | 01 <sub>H</sub>                       | $TBR + 03F8_{H}$                     | System reservation                        |
| 2             | 02 <sub>H</sub>                       | $TBR + 03F4_{H}$                     | System reservation                        |
| 3             | 03 <sub>H</sub>                       | $TBR + 03F0_{H}$                     | System reservation                        |
| 4             | 04 <sub>H</sub>                       | $TBR + 03EC_H$                       | System reservation                        |
| 5             | 05 <sub>H</sub>                       | $TBR + 03E8_{H}$                     | System reservation                        |
| 6             | 06 <sub>H</sub>                       | $TBR + 03E4_{H}$                     | System reservation                        |
| 7             | 07 <sub>H</sub>                       | $TBR + 03E0_{H}$                     | Coprocessor absent trap                   |
| 8             | 08 <sub>H</sub>                       | $TBR + 03DC_{H}$                     | Coprocessor error trap                    |
| 9             | 09 <sub>H</sub>                       | $TBR + 03D8_{H}$                     | INTE Instruction                          |
| 10            | 0A <sub>H</sub>                       | $TBR + 03D4_{H}$                     | Instruction break exception               |
| 11            | 0B <sub>H</sub>                       | $TBR + 03D0_{H}$                     | Operand break trap                        |
| 12            | $0C_{H}$                              | $TBR + 03CC_{H}$                     | Step trace trap                           |
| 13            | $0D_{H}$                              | $TBR + 03C8_{H}$                     | System reservation                        |
| 14            | 0E <sub>H</sub>                       | $TBR + 03C4_{H}$                     | Undefined instruction exception           |
| 15            | 0F <sub>H</sub>                       | $TBR + 03C0_{H}$                     | NMI (for user)                            |
| 16            | $10_{\rm H}$                          | $TBR + 03BC_{H}$                     | Mask enable interrupt factor #0 (IRQ0)    |
| 17 to         | 11 <sub>H</sub> to                    | $TBR + 03B8_{H}$ to                  | Mask enable interrupt factor #1 (IRQ2) to |
| 63            | 3F <sub>H</sub>                       | $TBR + 0300_{H}$                     | Mask enable interrupt factor #47 (IRQ47)  |
| 64            | $40_{\rm H}$                          | $TBR + 02FC_{H}$                     | System reservation (used for REALOS)      |
| 65            | 41 <sub>H</sub>                       | $TBR + 02F8_{H}$                     | System reservation (used for REALOS)      |
| 66 to<br>255  | 42 <sub>H</sub> to<br>FF <sub>H</sub> | $TBR + 02F4_{H} to$ $TBR + 0000_{H}$ | INT Instruction                           |

#### Table 3.9-2 Vector table

## 3.9.4 Multiple EIT Processing

When a number of EIT factors are generated simultaneously, one of the EIT factors is selected and accepted in the CPU, and after the EIT sequence is executed, such EIT factors are detected again. This operation is repeated as necessary.

When EIT factors are detected, if there are no more EIT factors that can be accepted, the handler command for the last EIT factor accepted will be executed.

Therefore, the handler order for each factor when a number of EIT factors are generated simultaneously is determined by the following two elements.

- Priority level of EIT factor acceptance
- · How to mask the other factor at receiving

#### ■ Priority Level of EIT Factor Acceptance

Priority for acceptance of the EIT factors indicates the order when selecting the factors executing the EIT sequence that saves PS and PC, updates the PC (on demand) and performs mask processing of other factors. The handler of the factor previously accepted is not always executed first.

Table 3.9-3 shows the priority level of the EIT factor acceptance.

| Priority order of acceptance | Factor                          | Masking of other factor        |  |
|------------------------------|---------------------------------|--------------------------------|--|
| 1                            | Reset                           | Other factors are abandoned.   |  |
| 2                            | Undefined instruction exception | Cancellation                   |  |
|                              | INT Instruction                 | I Flag=0                       |  |
| 3                            | Coprocessor absent trap         | Nono                           |  |
|                              | Coprocessor error trap          | None                           |  |
| 4                            | User Interrupt                  | ILM = Level of accepted factor |  |
| 5                            | NMI (for user)                  | ILM=15                         |  |
| 7                            | INTE Instruction                | ILM=4                          |  |
| 8                            | Step trace trap                 | ILM=4                          |  |

Table 3.9-3 Priority level of EIT factor acceptance and masking other factor

A tinge of mask processing onto other factors after accepting the EIT factors is added, and each handling procedure for the generated EIT factors are also mentioned in Table 3.9-4.

| Execution sequence of handler | Factor                          |
|-------------------------------|---------------------------------|
| 1                             | Reset <sup>*1</sup>             |
| 2                             | Undefined instruction exception |
| 3                             | Step trace trap *2              |
| 4                             | INTE instruction *2             |
| 5                             | NMI (for user)                  |
| 6                             | INT instruction                 |
| 7                             | User interrupt                  |
| Q                             | Coprocessor absent trap         |
| 0                             | Coprocessor error trap          |

#### Table 3.9-4 Execution sequence of EIT handler

\*1: Other factors are abandoned.

\*2: If the INTE instruction is executed in steps, only EIT of the step trace trap generates INTE instruction.

The factor by INTE is disregarded.

Figure 3.9-2 shows the example of multiple EIT processing.

#### Figure 3.9-2 Example of multiple EIT processing

[Example]



#### This section explains operation of EIT

#### Operation of EIT

As per the following explanation, the "PC" at the transfer origin indicates the address of the command that detected each EIT factor.

The "following command address" means that the command that detected EIT is as follows.

- If LDI is 32: PC+6
- If LDI: 20 and COPOP, COPLD, COPST and used: PC+4
- Other instructions: PC+2
- Operation of user interruption/NMI

When a user interrupt or interrupt request of NMI for user is generated, the request is accepted or not is determined in the following order.

Right or wrong judgment of interruption demand acceptance

- 1. The interruption levels of requests that are generated simultaneously are compared, and the one with the highest level (the smallest numeric value) will be selected. In terms of the levels used for comparisons, the value retained by the supported ICR is used for mask enable interrupts, and a predetermined constant is used for NMI.
- 2. When a number of interrupt requests of the same level are generated, the one with the youngest interrupt number is selected.
- 3. Compares the interrupt level with the selected interrupt request with the level mask value determined by ILM.

When the interrupt level is greater than or equal to the level mask value, the interrupt request is masked and not accepted.

To (4) at interrupt levels < level mask value.

- 4. When the selected interruption request is an interruption that can be masked, the interruption request will be masked and will not be accepted when the I flag is 0. If the I flag is 1, go to 5). When the selected interrupt request is NMI, go to 5) regardless of the I-flag value.
- 5. When the above condition occurs, the interrupt request is accepted at the command-processing gap.

When an EIT request is detected, if the user interrupt/NMI request is accepted, the CPU operates as follows using the interrupt number supporting the accepted interrupt request. () in the [operation] shows the address which the register indicates.

[Operation]

- 1. SSP-4  $\rightarrow$  SSP
- 2. PS  $\rightarrow$  (SSP)
- 3. SSP-4  $\rightarrow$  SSP
- 4. Address of the following instruction  $\rightarrow$  (SSP)
- 5. Interrupt level of accepted request  $\rightarrow$  ILM
- 6. "0"  $\rightarrow$  S Flag
- 7. (TBR + Vector offset of accepted interrupt request)  $\rightarrow$  PC

Prior to execute the front command of the handler after the interrupt sequence ends, a new EIT is detected. At this stage, if an acceptable EIT is generated, the CPU transits to the EIT processing sequence.

#### Operation of INT Instruction

The INT #u8 instruction operates as follow.

Branch to the interrupt handler for the vector indicated by u8.

[Operation]

- 1. SSP-4  $\rightarrow$  SSP
- 2. PS  $\rightarrow$  (SSP)
- 3. SSP-4  $\rightarrow$  SSP
- 4. PC+2  $\rightarrow$  (SSP)
- 5. "0"  $\rightarrow$  I Flag
- 6. "0"  $\rightarrow$  S Flag

7. (TBR+3FCH -  $4 \times u8$ )  $\rightarrow$  PC

#### Operation of INT Instruction

The INT instruction operates as follow.

Branch to the interrupt handler for the vector indicated by vector number #9.

[Operation]

- 1. SSP-4  $\rightarrow$  SSP
- 2. PS  $\rightarrow$  (SSP)
- 3. SSP-4  $\rightarrow$  SSP
- 4. PC+2  $\rightarrow$  (SSP)
- 5. "00100"  $\rightarrow$  ILM
- 6. "0"  $\rightarrow$  S Flag
- 7. (TBR+3D8H) $\rightarrow$  PC

Do not use the INTE instruction during the INTE instruction and step trace trap processing routine.

Moreover, EIT is not generated while executing the step by INTE.

#### Operation of Step Trace Trap

When the T flag of the SCR within the PS is set, and the step trace function is set to Enabled, a trap is generated per command execution and creates a break.

Condition of step trace trap detection

- T Flag = 1
- There is no delayed branch instruction.
- While executing other than the INTE command and step trace trap processing routine.

When the above condition occurs, breaks at the command operation gap.

[Operation]

- 1. SSP-4  $\rightarrow$  SSP
- 2. PS  $\rightarrow$  (SSP)
- 3. SSP-4  $\rightarrow$  SSP
- 4. Address of the following instruction  $\rightarrow$  (SSP)
- 5. "00100"  $\rightarrow$  ILM
- 6. "0"  $\rightarrow$  S Flag
- 7. (TBR+3CCH) $\rightarrow$  PC

When step trace traps are enabled by setting the T flag, NMI for users and user interruption are disabled.

Moreover, EIT by the INTE instruction is not generated.

#### Operation of Undefined Instruction Exception

If an undefined instruction is detected when decoding the command, an undefined instruction exception is generated.

Detection condition of undefined instruction exception

- 1) It is detected that it is undefined instruction at the decoding of the instruction.
- 2) Placed outside the delay slot (not immediately after the delay branch command).

When the above condition occurs, an undefined instruction exception is generated, and a break is created.

[Operation]

- 1. SSP-4  $\rightarrow$  SSP
- 2. PS  $\rightarrow$  (SSP)
- 3. SSP-4  $\rightarrow$  SSP
- 4. PC  $\rightarrow$  (SSP)
- 5. "0"  $\rightarrow$  S Flag
- 6.  $(TBR+3C4H) \rightarrow PC$

The address of the actual command that detected the undefined instruction exception is saved as the PC.

#### Coprocessor Absent Trap

When a coprocessor command using an unmounted coprocessor is executed, a coprocessor absence trap is generated.

[Operation]

- 1. SSP-4  $\rightarrow$  SSP
- 2. PS  $\rightarrow$  (SSP)
- 3. SSP-4  $\rightarrow$  SSP
- 4. Address of the following instruction  $\rightarrow$  (SSP)
- 5. "0"  $\rightarrow$  S Flag
- 6.  $(TBR+3E0H) \rightarrow PC$

#### Coprocessor Error Trap

If an error occurs while using a coprocessor, when the coprocessor command that operates the coprocessor is executed next, a coprocessor error trap is generated.

[Operation]

- 1. SSP-4  $\rightarrow$  SSP
- 2. PS  $\rightarrow$  (SSP)
- 3. SSP-4  $\rightarrow$  SSP
- 4. Address of the following instruction  $\rightarrow$  (SSP)
- 5. "0"  $\rightarrow$  S Flag
- 6. (TBR+3DCH) $\rightarrow$  PC

Note:

This product does not contain the coprocessor.

#### Operation of RETI Instruction

The RETI instruction is an instruction which returns from EIT processing routine.

[Operation]

- 1. (R15)  $\rightarrow$  PC
- 2. R15+4  $\rightarrow$  R15
- 3. (R15)  $\rightarrow$  PS
- 4. R15+4  $\rightarrow$  R15

Care must be taken that the stack pointer to be referred to returning of the PS and PC is selected in accordance with the S flag contents. When the command that operates R15 (stack pointer) within the interrupt handler is executed, set the S flag to "1" and use the USP as R15. The S flag must be returned to "0" before the RETI command.

#### Delay Slot

In the delay slot of the branch instruction, there is a restriction concerning EIT.

Refer to "3.8.1 Branch Command with Delay Slot" for details.

#### This section explains the reset when the CPU is the operation state.

#### Reset Factor

The reset factor is as follow.

- Input from external reset pin
- Software reset by the SRST bit operation of the standby control register (STCR)
- Count up of watchdog timer
- Power on reset

#### Initialization by Reset

The reset factor is generated, the CPU is initialized.

• Releasing from the external reset pin or software reset

- The pin is set to the predetermined state.
- Each resource in the device is put in the reset state. The control register is initialized to the predetermined value.
- The lowest gear is selected for the clock.

#### ■ Reset Sequence

When a reset factor is released, the CPU executes the following reset sequence.

•  $(000FFFFC_H) \rightarrow PC$ 

#### Note:

After reset, operation mode needs to be set by the mode register setting.

### 3.11 Memory Access Mode

## In the FR20 series, operation mode is controlled by the mode pins (MD2, 1, 0) and the mode register (MODR).

#### Operation Mode

In the operation mode, there are a bus mode and an access mode.



#### Bus Mode

The bus mode controls the internal ROM operation and external access function operation, and is specified by the mode set up pins (MD2, 1, 0) and M1, M0 bit of the mode register (MODR).

#### • Access mode

The access mode controls the external data bus width, and is specified by the mode set up pins (MD2, 1, 0) and BW1, 0 bits within the AMD0/AMD1/AMD32/AMD4 and AMD5 (address mode registers).

#### Mode Pin

Operation is specified by three pins (MD2, 1, 0) as per Table 3.11-1.

Table 3.11-1 Mode Pin and setting mode

| Mode pin |     |     | Mode name              | Reset vector | External data bus | Remark                                 |  |
|----------|-----|-----|------------------------|--------------|-------------------|----------------------------------------|--|
| MD2      | MD1 | MD0 |                        | access area  | width             |                                        |  |
| 0        | 0   | 0   | External vector mode 0 | External     | 8 bits            |                                        |  |
| 0        | 0   | 1   | External vector mode 1 | External     | 16 bit            | The use of the terminal is prohibited. |  |
| 0        | 1   | 0   | External vector mode 2 | External     | 32 bit            |                                        |  |
| 0        | 1   | 1   | Internal vector mode   | Internal     | (Mode register)   | er) Single-chip mode                   |  |
| 1        | -   | _   | -                      | -            | -                 | The use of the terminal is prohibited. |  |

#### Mode Data

Data that the CPU writes at "0000  $07FF_{\rm H}$  " after reset is called mode data.

The mode register (MODR) exists in "0000 07FF<sub>H</sub>" and after setting to this register, operation is carried out under the set up mode of this register. The mode register can be written only once after resetting. The set value of this register is valid immediately after writing.

#### Mode Register (MODR)





[bit7, 6]: M1, M0

There are bus mode setting bits. These bits specify the bus mode after writing the mode register.

| M1 | MO | Function                       | Remark           |
|----|----|--------------------------------|------------------|
| 0  | 0  | Single-chip mode               |                  |
| 0  | 1  | Internal ROM external bus mode |                  |
| 1  | 0  | External ROM external bus mode | Setting disabled |
| 1  | 1  | -                              | Setting disabled |

Table 3.11-2 Bus mode setting bits and function

Note:

Only set the "00" and "01" for this product above.

[bit5-0]:-

System Reserved bit

Always write "0" to these bits.

#### Notes on Writing to Mode Register (MODR)

Before writing to the MODR, AMD0 to AMD5 must be set, and the bus width in each chip select (CS) area must be decided.

The MODR has no bits used to set the bus width.

For the bus width, before writing to the MODR, the mode pins (MD2 to 0) are valid. After MODR writing, set values (BW1, BW0) of the AMD0 to AMD5 will be valid.

For example, the external reset vector performs in the normal area 0 (the area in which the CSOX is active), but in this case, the bus width is decided by the MD2 to MD0 pins. The bus width at that time is set to 32 or 16 bits by MD2 to MD0, and if MODR is written while nothing is set to AMD0, the initial value of the AMD0 bus width has been set to 8 bits. So bus operation will be performed by transiting the area 0 to 8 bit bus mode after writing the MODR, and erroneous operation will result.

AMD0 to AMD5 must be set before writing the MODR to prevent this kind of problem.

Figure 3.11-2 Notes on writing to mode register (MODR)


# 3.12 Clock Generation Section (Low Power Consumption Mechanism)

The clock generation section is the modules that have the following functions:

- CPU clock generation (including the gear function)
- Peripheral clock generation (including the gear function)
- Reset generation and cause retention
- Standby function
- Built-in PLL (duty correction circuit)

#### Register in Clock Generation Section

# Figure 3.12-1 Register in Clock Generation Section

| DIL              | <i>i</i> 1 |                                              |
|------------------|------------|----------------------------------------------|
| Address: 000480H | RSRR/WTCR  | Reset Factor/Watchdog Cycle Control Register |
| 000481н          | STCR       | Standby Control Register                     |
| 000482н          | Reserve    | (Access interdiction)                        |
| 000483н          | CTBR       | Timebase Timer Clear Register                |
| 000484н          | GCR        | Gear Control Register                        |
| 000485н          | WPR        | Watchdog Reset Generation Dalayed Register   |
|                  |            |                                              |

#### Block Diagram of Clock Generation Section



#### Figure 3.12-2 Block Diagram of Clock Generation Section

## 3.12.1 Reset Factor Register (RSRR) and Watchdog Timer Cycle Control Register (WTCR)

The reset factor register (RSRR) retains reset types generated, and the watchdog timer cycle control register (WTCR) specifies the cycle for the watchdog timer.

#### ■ Reset Factor Register (RSRR) and Watchdog Timer Cycle Control Register (WTCR)

Figure 3.12-3 Reset factor register (RSRR) and watchdog timer cycle control register (WTCR)



#### [bit7]: PONR

When this bit is "1", it indicates that the previously generated reset was a power-on reset. When this bit is "1", contents other than this bit of this register are invalid.

#### [bit6]: (Reserved)

It is reserved bit. The reading value is undefined.

[bit5]: WDOG

When this bit is "1", it indicates that the previously generated reset was a watchdog reset.

#### [bit4]: ERST

When this bit is "1", it indicates that the previously generated reset was caused by the external reset pin.

#### [bit3]: SRST

When this bit is "1", it indicates that the previously generated reset was caused by the software reset request.

[bit2]: (Reserved)

It is reserved bit. The reading value is undefined.

[bit1, 0]: WT1, 0

These bits specify the cycle of the watchdog timer. The bits and the selected cycle have the following relationship. These bits are initialized when the entire reset is generated.

| WT1 | WTO | Writing spacing to at least necessary for<br>control generation of watchdog reset WPR | Timer from last 5A <sub>H</sub> write to WPR to<br>occurrence of watchdog resetting |
|-----|-----|---------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|
| 0   | 0   | $\phi \times 2^{15}$ (Initial value)                                                  | $\phi \times 2^{15}$ to $\phi \times 2^{16}$                                        |
| 0   | 1   | $\phi \times 2^{17}$                                                                  | $\phi \times 2^{17}$ to $\phi \times 2^{18}$                                        |
| 1   | 0   | φ × 2 <sup>-19</sup>                                                                  | $\phi \times 2^{19}$ to $\phi \times 2^{20}$                                        |
| 1   | 1   | $\phi \times 2^{21}$                                                                  | $\phi \times 2^{21}$ to $\phi \times 2^{22}$                                        |

Table 3.12-1 Watchdog timer cycle specified by WT1 and WT0

Note:  $\phi$  is twice as large as X0 when GCR CHC is 1, and is one time as large as X0 when GCR CHC is 0.

# This register controls standby operations and specifies the oscillation stabilization wait time.

#### Standby Control Register (STCR)

|          |                       | -    |       |   | -    |      |      |   |   |               |
|----------|-----------------------|------|-------|---|------|------|------|---|---|---------------|
|          | bit                   | 7    | 6     | 5 | 4    | 3    | 2    | 1 | 0 | Initial value |
| Address: | 00000481 <sub>H</sub> | STOP | SLEEP | - | SRST | OSC1 | OSC0 | - | - | 000111в       |
|          | Access →              | R/W  | R/W   | - | R/W  | R/W  | R/W  | - | - |               |

#### Figure 3.12-4 Standby control register (STCR)

[bit7]:STOP

When "1" is written to this bit, the status will be stop that stops the internal peripheral clock, the internal CPU clock, and oscillation.

#### [bit6]:SLEP

When "1" is written to this bit, the status will be standby that stops the internal CPU clock. If "1" is written to both the STOP bit and this bit, the STOP bit is handled as the priority, so the status will be stop.

[bit5]:(Reserved)

[bit4]:SRST

When "0" is written to this bit, a software reset request is generated.

[bit3, 2]:OSC1, 0

These bits specify the oscillation stabilization wait time. These bits and selected cycle have the following relationship. This bit is initialized by a power-on reset, and is unaffected by any other reset factors.

| OSC1 | OSC0 | Oscillation Stabilization Wait Time  |
|------|------|--------------------------------------|
| 0    | 0    | $\phi \times 2^{15}$                 |
| 0    | 1    | $\phi \times 2^{17}$                 |
| 1    | 0    | φ×2 <sup>19</sup>                    |
| 1    | 1    | $\phi \times 2^{21}$ (Initial value) |

Note:  $\phi$  is twice as large as X0 when GCR CHC is 1, and is one time as large as X0 when GCR CHC is 0. [bit1, 0]:(Reserved)

There are reserved bits. The reading value is undefined.

# 3.12.3 Timebase Timer Clear Register (CTBR)

#### This register initializes the timebase timer contents to 0.

#### Timebase Timer Clear Register (CTBR)

Figure 3.12-5 Timebase timer clear register (CTBR)

| bit                          | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  | Initial value |
|------------------------------|----|----|----|----|----|----|----|----|---------------|
| Address: 000483 <sub>H</sub> | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | XXXX XXXXB    |
| Access→                      | W  | W  | W  | W  | W  | W  | W  | W  |               |

[bit7 to 0]

Writing  $A5_H$ ,  $5A_H$  continuously to this register clears the timebase timer to 0 immediately after  $5A_H$ . The reading value of this register is irregular. There is no restriction on the time interval between  $A5_H$  and  $5A_H$  writing.

Note:

Clearing the timebase timer using this register temporarily fluctuates oscillation stability wait interval, watchdog cycle, and peripheral cycles that use the timebase.

#### The gear control register controls the gear functions of the CPU and peripheral clocks.

#### ■ Gear Control Register (GCR)



[bit7, 6]:CCK1, 0

These bits specify the CPU gear cycle. The bits and selected cycles have the following relationship. These bits are initialized by a reset.

| Table 3.12-3 | CPU | machine | clock |
|--------------|-----|---------|-------|
|--------------|-----|---------|-------|

| CCK1 | CCK0 | СНС | CPU machine clock<br>(source oscillation: input frequency from X0) |
|------|------|-----|--------------------------------------------------------------------|
| 0    | 0    | 0   | Source oscillation $\times$ 1                                      |
| 0    | 1    | 0   | Source oscillation $\times 1/2$                                    |
| 1    | 0    | 0   | Source oscillation $\times 1/4$                                    |
| 1    | 1    | 0   | Source oscillation $\times 1/8$                                    |
| 0    | 0    | 1   | Source oscillation $\times 1/2$                                    |
| 0    | 1    | 1   | Source oscillation $\times 1/2 \times 1/2$                         |
| 1    | 0    | 1   | Source oscillation $\times 1/2 \times 1/4$                         |
| 1    | 1    | 1   | Source oscillation $\times 1/2 \times 1/8$ (Initial value)         |

#### [bit3, 2]:PCK1, 0

These bits specify the peripheral gear cycle. The bits and the selected cycles have the following relationship. These bits are initialized by a reset.

| PCK1 | PCK0 | СНС | Peripheral machine clock<br>(source oscillation: input frequency from X0) |
|------|------|-----|---------------------------------------------------------------------------|
| 0    | 0    | 0   | Source oscillation $\times 1$                                             |
| 0    | 1    | 0   | Source oscillation $\times 1/2$                                           |
| 1    | 0    | 0   | Source oscillation $\times 1/4$                                           |
| 1    | 1    | 0   | Source oscillation $\times 1/8$                                           |
| 0    | 0    | 1   | Source oscillation $\times 1/2$                                           |
| 0    | 1    | 1   | Source oscillation $\times 1/2 \times 1/2$                                |
| 1    | 0    | 1   | Source oscillation $\times 1/2 \times 1/4$                                |
| 1    | 1    | 1   | Source oscillation $\times 1/2 \times 1/8$ (Initial value)                |

#### Table 3.12-4 Peripheral machine clock

[bit0]:CHC

This bit selects whether 1/2 division cycle or PLL/DCC cycle of the oscillation circuit is used as the basic clock. The setting "1" is the 1/2 division cycle and the setting "0" is the PLL/DCC cycle.

# This register clears the flip-flop for the watchdog timer. Using this register postpones generation of the watchdog reset.

#### Watchdog Reset Generation Delay Register (WPR)

| bit                          | 7  | 6  | 4  | 5  | 4 3 | 2  | 1  | 0  | Initial value |
|------------------------------|----|----|----|----|-----|----|----|----|---------------|
| Address: 000485 <sub>H</sub> | D7 | D6 | D5 | D4 | D3  | D2 | D1 | D0 | XXXX XXXXB    |
| Access→                      | W  | W  | W  | W  | W   | W  | W  | W  | -             |

#### Figure 3.12-7 Watchdog reset generation delay register (WPR)

[bit7 to 0]

Writing  $A5_H$ ,  $5A_H$  continuously to this register clears the flip-flop for the watchdog timer to "0" immediately after  $5A_H$ , and postpones generation of the watchdog reset.

The reading value of this register is irregular. There is no time limit between  $A5_H$  and  $5A_H$ , but if writing both data is not finished within the period as per the following table, a watchdog reset is generated. However, clearing is automatically carried out under stop/sleep mode, so when these conditions are generated, the watchdog reset is automatically postponed.

#### Table 3.12-5 Watchdog timer cycle specified by WT1 and WT2

| WT1 | WTO | Writing spacing to at least<br>necessary for control generation of<br>watchdog reset WPR | Time from 5A <sub>H</sub> final writing in WPR to generation of watchdog reset |
|-----|-----|------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|
| 0   | 0   | $\phi \times 2^{15}$                                                                     | $\phi \times 2^{15}$ to $\phi \times 2^{16}$                                   |
| 0   | 1   | $\phi \times 2^{17}$                                                                     | $\phi \times 2^{17}$ to $\phi \times 2^{18}$                                   |
| 1   | 0   | φ×2 <sup>19</sup>                                                                        | $\phi \times 2^{19}$ to $\phi \times 2^{20}$                                   |
| 1   | 1   | φ × 2 <sup>21</sup>                                                                      | $\phi \times 2^{21}$ to $\phi \times 2^{22}$                                   |

Note:  $\phi$  is twice as large as X0 when GCR CHC is 1, and is one time as large as X0 when GCR CHC is 0.

## 3.12.6 Reset Factor Retention

The reset factor retention holds the factor of previous generation. All flag is cleared to "0" by reading.

Once a factor flag is set, it is not cleared unless the factor is read.

#### Block Diagram of Reset Factor Retention Circuit



Figure 3.12-8 Reset factor circuit Block Diagram

#### Setting of Reset Factor Retention

No special settings are required to use the rest factor function. Commands for reading the reset factor register and branching to the appropriate program shall be placed near the front of the program to be set in the reset entry address.

#### [example]

| RESET-ENTRY        |                                    |
|--------------------|------------------------------------|
| LDI:32 #RSRR,R10   |                                    |
| LDI:8 #1000000B,R2 |                                    |
| LDUB @R10,R1       | ; GET RSRR VALUE INTO R1           |
| MOV R1,R10         | ; R10 USED AS A TEMPORARY REGISTER |
| AND R2,R10         | ; WAS PONR RESET?                  |
| BNE PONR-RESET     |                                    |
| LSR #1,R2          | ; POINT NEXT BIT                   |
| MOV R1,R10         | ; R10 USED AS A TEMPORARY REGISTER |
| AND R2,R10         | ; WAS WATCH DOG RESET?             |
| BNE WDOG-RESET     |                                    |

•••

Notes:

- When the PONR bit is 1, contents of bits other than that should be handled as indeterminate. Thus, if a reset factor needs to be checked, the command for checking the power-on reset must be placed at the front.
- Checking reset factors other than power-on reset can be done in any position. Priorities are determined in the order of checking.

# 3.12.7 Stop Status

# Stop status indicates the status that stops all internal clocks and oscillation circuit operation. It can be minimized the power consumption.

#### Overview of Stop Status

Stop status indicates the status that stops all internal clocks and oscillation circuit operation. It can be minimized the power consumption.

Transition to the stop status is performed as follow.

• Writing in standby control register (STCR) using the instruction

Returning from the stop status is performed one of the following.

- Interrupt request (only applies to peripherals where interrupt request can be generated even under stop status)
- Applying the L level to the  $\overline{RST}$  pin

Under stop status, all internal clocks are stopped, so built-in peripherals other than those that can generate interrupts for returning will be stopped.

#### Block Diagram of Stop Control Section

Figure 3.12-9 shows the block diagram of stop control section.



#### Figure 3.12-9 Block diagram of stop control section

#### Transition to Stop Status

Transition to the stop state using an instruction

Write "1" to bit 7 of the STCR register to enter stop status.

After a stop request is issued, the status is changed such that the CPU does not use the internal bus, and then the clocks are stopped in the following order.

CPU clock  $\rightarrow$ internal bus clock  $\rightarrow$  internal peripheral clock

The oscillation circuit stops when the internal peripheral clock stops.

#### Notes:

The following routine must be used to change the status to stop using a command.

- Before writing to the STCR, set the same value to the CCK1, 0 and PCK1, 0 bit lots of the GCR, and the gear ratios between the CPU system clock and peripheral system clock should be the same.
- Do not provide the stop state when the CHC bit of GCR is "0". To enter stop status, "1" must be set to the CHC bit of the GCR, and 1/2 division system clock must be selected.
- At least five consecutive NOP instructions must be provided immediately after writing to the STCR.

#### [Setting]

```
DI:8 #0000001b,R1 ; CPU=Peripheral gear ratio, CHC=1
LDI:32 #GCR,R2
STB R1,@R2
LDI:8 #10010000b,R1 ; STOP=1
LDI:32 #STCR,R2
STB R1,@R2
NOP ;
NOP ;
NOP ;
NOP ;
```

#### Return by Stop Status

Returning from stop status can be performed by generating an interrupt or reset.

Return by interrupt

If the interrupt-enabled bit attached to the peripheral function is valid, returns from the stop status by generating a peripheral interrupt.

Returning from the stop status to the normal operation status is carried out in the following procedure.

Generates interrupt -> Restarts oscillation circuit operation -> Waits for oscillation stabilization -> After stabilization, restarts supply of internal peripheral clock -> Restarts supply of internal bus clock -> Restarts supply of internal CPU clock

The program execution after oscillation stabilization waiting time is as follows.

• When the level of the interrupt is enabled by the I flag of CPU ILM

- After saving the register, fetches in the interrupt vector and executes from the processing routine.
- When the level of the interrupt is disabled by the I flag of CPU ILM
  - Executes the instruction the following instruction that changed to the stop status.

#### Return by RST pin

Returning from stop status to normal operating status is as per the following procedure.

L level application to the  $\overline{\text{RST}}$  pin -> Generates an internal reset -> Restarts oscillation circuit operation -> Waits for oscillation stabilization -> After stabilization, restarts supply of internal peripheral clock -> Restarts supply of internal bus clock -> Restarts supply of internal CPU clock -> Fetches in the reset vector -> Restarts the command execution from the reset entry address

#### Notes:

- If an interrupt request has already been generated from a peripheral, status is not changed to stop, and writing is ignored.
- No internal clocks are supplied while waiting for oscillation stabilization except for power-on reset. For power-on reset, the internal status needs to be initialized, so all internal clocks are supplied.

### 3.12.8 Sleep Status

#### Sleep status indicates that the CPU clock and internal bus clock are stopped. Power consumption under the status where CPU operation is not required can be reduced in some extent.

#### Overview of Sleep Status

Sleep status indicates that the CPU clock and internal bus clock are stopped.

Power consumption under the status where CPU operation is not required can be reduced in some extent.

The transition to the sleep status is performed as follow.

• Writing in standby control register (STCR) using the instruction

Returning from the sleep status is performed one of the following.

- Interrupt request
- Reset factor generation

Under sleep status, the peripheral clock operates, so reset is possible by interrupt of built-in peripheral.

#### Block Diagram of Sleep Control Section

Figure 3.12-10 shows the block diagram of the sleep control section.

#### Figure 3.12-10 Block diagram of sleep control section



#### Transition to Sleep Status

To enter sleep status, write "0" to bit 7 of the STCR register and "1" to bit 6.

Issues the sleep request, and then stops clocks in the following order once the status of the CPU is changed so that the internal bus is not used.

CPU clock  $\rightarrow$  Internal bus clock

#### Notes:

The following routine must be used to change to sleep status.

- Before writing the STCR, set the same value to the CCK1, 0 and PCK1, 0 bit lots of the GCR, and the gear ratio between the CPU system clock and peripheral system clock should be the same.
- The CHC bit of GCR is can be any value.
- At least five consecutive NOP instructions must be provided immediately after writing to the STCR.

#### [Setting]

LDI:8 #11001100b,R1 ; CPU=Peripheral gear ratio (left example: oscillation x 1/8), CHC is option.

```
LDI:32 #GCR,R2
STB R1,@R2
LDI:8 #01010000b,R1 ; SLEP=1
LDI:32 #STCR,R2
STB R1,@R2
NOP ;
NOP ;
NOP ;
NOP ;
NOP ;
```

#### Return by Sleep Status

Returning from sleep status can be done by generating an interrupt or reset.

#### Return by interrupt

If the interrupt-enabled bit attached to the peripheral function is valid, returns from sleep status by generating a peripheral interrupt.

Returning from sleep status to normal operating status is as per the following procedure.

Generates interrupt -> Restarts supply of internal bus clock -> Restarts supply of internal CPU clock

The program execution after clock supply is as follow.

- When the level of the interrupt is enabled by the I flag of CPU ILM
  - After saving the register, fetches in the interrupt vector and executes from the processing routine.
- When the level of the interrupt is disabled by the I flag of CPU ILM
  - Executes the instruction of the following instruction that changed to the stop status.

#### • Return by Reset request

Returning from sleep status to normal operating status is as per the following procedure.

Generates an internal reset -> Restarts supply of internal bus clock -> Restarts supply of internal CPU clock -> Fetches in the reset vector -> Restarts the command execution from the reset entry address

Notes:

- Execution of the numeric command following the command that writes the STCR may be complete. Therefore, if a cancel or branch command for the interrupt request is placed immediately after, it may seem as though a different operation from that expected is carried out.
- If an interrupt request has already been generated from a peripheral, the status will not be sleep.

# 3.12.9 State Transition in Standby Mode

#### Figure 3.12-11 shows the state transition in standby mode.

#### ■ State Transition in Standby Mode





- (1) Oscillation Stabilization Wait Time end
- (2) Reset cancellation
- (3) Reset input
- (4) STCR register SLEP=1
- (5) Interrupt input or NMI input
- (6) STCR register STOP=1

## 3.12.10 Gear Function

The gear function supplies to thin out the clock. There are two types of independent circuits (for the CPU and for peripherals), and data can be transmitted and received between the CPU and peripherals even with different gear ratios. Furthermore, whether to use a clock with the same cycle as the clock from the oscillation circuit or a clock via the 1/2 division circuit can be specified as the original clock selection.

#### Block Diagram of Gear Control Section



#### Setting of Gear Function

The requested gear ratio can be set by setting the CCK1, 0 bit of the gear control register (GCR) to the requested value under the CPU clock control, or by setting the PCK1, 0 bit of the same register to the requested value under the peripheral clock control.

[example]

| LDI:3 | 2 #GCR,R2     |                                                   |
|-------|---------------|---------------------------------------------------|
| LDI:8 | #11111100b,R1 | ; CCK=11, PCK=11, CHC=0                           |
| STB   | R1,@R2        | ; CPU clock=1/8f, Peripheral clock=1/8f, f=direct |
| LDI:8 | #01111000b,R1 | ; CCK=01, PCK=10, CHC=0                           |
| STB   | R1,@R2        | ; CPU clock=1/2f, Peripheral clock=1/4f, f=direct |
| LDI:8 | #00111000b,R1 | ; CCK=00, PCK=10, CHC=0                           |
| STB   | R1,@R2        | ; CPU clock=f, Peripheral clock=1/4f, f=direct    |

| LDI:8 #00110000b,R1 | ; CCK=00, PCK=00, CHC=0                        |
|---------------------|------------------------------------------------|
| STB R1,@R2          | ; CPU clock=f, Peripheral clock=f, f=direct    |
| LDI:8 #10110000b,R1 | ; CCK=10, PCK=00, CHC=0                        |
| STB R1,@R2          | ; CPU clock=1/4f, Peripheral clock=f, f=direct |

Setting "1" to the CHC bit of the gear control register selects the 1/2 division circuit output as the source clock, and uses "0" and the clock whose cycle is the same as the clock from the oscillation circuit as they are. The CPU system and peripheral system are simultaneously changed to switch the source clock.

[example]

| LDI:8 #01110001b,R1 | ; CCK=01, PCK=00, CHC=1                        |
|---------------------|------------------------------------------------|
| LDI:32 #GCR,R2      |                                                |
| STB R1,@R2          | ; CPU clock=1/2f, Peripheral clock=f, f=1/2xta |
| LDI:8 #00110001b,R1 | ; CCK=00, PCK=00, CHC=1                        |
| STB R1,@R2          | ; CPU clock=f, Peripheral clock=f, f=1/2xtal   |
| LDI:8 #00110000b,R1 | ; CCK=00, PCK=00, CHC=0                        |
| STB R1,@R2          | ; CPU clock=f, Peripheral clock=f, f=direct    |
|                     |                                                |

Figure 3.12-13 shows the timing.



#### Figure 3.12-13 Diagram of gear switching timing

#### Restrictions of Gear Function

Table 3.12-6 shows the combination of the gear that can be used in MB91191/MB91192 series.

Table 3.12-6 Restrictions of gear function

| Eor C |       | CCK              |      |      |      |  |  |  |  |
|-------|-------|------------------|------|------|------|--|--|--|--|
| 1010  | 110-0 | 0, 0             | 0, 1 | 1, 0 | 1, 1 |  |  |  |  |
|       | 0, 0  | $\bigtriangleup$ | 0    | 0    | 0    |  |  |  |  |
| РСК   | 0, 1  | ×                |      |      |      |  |  |  |  |
|       | 1, 0  | ×                | ×    |      |      |  |  |  |  |
|       | 1, 1  | ×                | ×    | ×    |      |  |  |  |  |

×: Selection disabled

△: Specify the 1 Wait in the Wait control register before setting. (Refer to "CHAPTER 20 Wait Controller")

▲: The resource of the SIO and PPG is disabled the operation.

Note:

When the CHC is 1, the peripheral resource of SIO and PPG does not operate correctly.

# 3.12.11 Clock Series Diagram

#### Figure 3.12-14 shows the clock series diagram.

#### Clock Series Diagram





# 3.12.12 Clock Series of Peripheral Resource

#### Table 3.12-7 shows the table for the clock series list of peripheral resource.

#### ■ Table for Clock Series List of Peripheral Resource

| Peripheral resource Clock |         | Division clock<br>supply destination | Division clock generation destination                                   | Remark                 |                                    |
|---------------------------|---------|--------------------------------------|-------------------------------------------------------------------------|------------------------|------------------------------------|
|                           | Capstan |                                      |                                                                         |                        |                                    |
| Servo                     | Drum    | X0(fch)                              | -                                                                       | FRC                    | Each input is synchronized with X0 |
|                           | Reel    |                                      |                                                                         |                        |                                    |
| FRC, Capture              |         | X0(fch)                              | PPG<br>RTG<br>Servo<br>General-purpose<br>prescaler<br>Timer 0-5<br>PWC | -                      |                                    |
| PPG                       | PPG0    | FRC                                  | -                                                                       | FRC                    |                                    |
|                           | PPG1    | φ                                    |                                                                         | Clock generation block |                                    |
| RTG                       | RTG0    | FRC                                  | -                                                                       | FRC                    |                                    |
|                           | RTG1    |                                      |                                                                         |                        |                                    |
|                           | RTG2    |                                      |                                                                         |                        |                                    |
| A/D conv                  | verter  | ¢                                    | -                                                                       | Clock generation block |                                    |
| General-p<br>prescaler    | purpose | FRC<br>OSC                           | -                                                                       | FRC<br>OSCI(PCK)       |                                    |
| SIO                       | SIO0    | φ                                    | -                                                                       | Clock generation block | Each input is                      |
|                           | SIO1    |                                      |                                                                         |                        | synchronized with $\phi$           |
|                           | SIO2    |                                      |                                                                         |                        |                                    |
| Timer                     | TIM0    | FRC                                  | -                                                                       | FRC                    | Operation by FRC Clock             |
|                           | TIM1    |                                      |                                                                         |                        |                                    |
|                           | TIM2    | ]                                    |                                                                         |                        |                                    |
|                           | TIM3    |                                      |                                                                         |                        |                                    |
|                           | TIM4    | FRC, EC                              |                                                                         | FRC                    | Operation by FRC, external         |

#### Table 3.12-7 Table for clock series list of peripheral resource

TIM5

PWM0x

PWM1x

PWM

PWC

 $\phi(FRC, EC)$ 

X0(fch)

FRC

-

\_

-

FRC

FRC

Clock generation block

clock

FRC and external clock is

Operation by FRC Clock

synchronized with  $\phi$ 

## 3.12.13 Watchdog Function

The watchdog function detects any uncontrolled programs. If writing  $A5_H$  and  $5A_H$  to the watchdog reset postpone register is not performed within the predetermined period due to an uncontrolled program or suchlike, a watchdog reset request is generated by the watchdog timer.

#### Block Diagram of Watchdog Control Section



# Activating Watchdog Timer

The watchdog timer starts operation by writing to the watchdog control register (WTCR). In this case, the interval time for the watchdog timer is set by the WT1 and WT0 bits. In terms of interval time setup, only the time set by the first writing is valid, and subsequent settings will be ignored.

[example]

LDI:8 #1000000b,R1 ; WT1, 0=10 LDI:32 #WTCR,R2 STB R1,@R2 ; Watchdog timer activation

#### Reset Generation Delay

Once the watchdog timer is initiated,  $A5_H$  and  $5A_H$  must be regularly written to the watchdog reset postpone register (WPR) by the program.

The flip-flop for watchdog reset memorizes the falling edge of the tap selected by the timebase timer if this flip-flop is not cleared by the 2nd falling edge, a reset is generated.

Figure 3.12-16 shows the operations of the watchdog timer.

Figure 3.12-16 Operations of watchdog timer



#### Notes:

- The time interval between the first  $5A_H$  and the next  $5A_H$  is not specified. Postponement of the watchdog can be performed only when the interval for  $5A_H$  writing is within the period specified by the WT bit twice, and  $A5_H$  writing is performed once between them.
- After the first  $A5_H$  if writing other than  $5A_H$  is performed, the first  $A5_H$  writing will be invalid. Therefore,  $A5_H$  must be written again.

#### Timebase Timer





The timerbase timer is used as the timer for the clock supplying to the watchdog timer and timer for the oscillation stabilization wait time. The operation clock  $\phi$  is twice as large as X0 when GCR CHC is 1, and is one time as large as X0 when GCR CHC is 0.

CHAPTER 3 CPU

# CHAPTER 4 External Bus Interface

This chapter describes an outline of the external bus interface, the register configuration/functions, the bus operation, and the bus timing, and program examples for the bus operation are explained.

- 4.1 Overview of External Bus Interface
- 4.2 Block Diagram
- 4.3 Area of Bus Interface
- 4.4 Bus Interface
- 4.5 Register of External bus Interface
- 4.6 Bus Operation
- 4.7 Bus Timing
- 4.8 Program Example of External Bus Operation

# 4.1 Overview of External Bus Interface

# The external bus interface controls the external memory and interface with the external I/O.

#### ■ Feature of External Bus Interface

- 16-bit (64KB) address output
- Only 1 bank can be set by the chip select function
  - Capable of setting by the 64KB in the arbitrary position on the logical address space
- Capable of setting a 16-/8-bit bus width
- Insertion of the programmable auto memory wait (maximum for 7 cycles)
- Support for the time division I/O interface of address and data
- Support of little endian mode

# 4.2 Block Diagram

Figure 4.2-1 shows the block diagram of the external bus interface.

#### Block Diagram of External Bus Interface





### 4.3 Area of Bus Interface

#### A total of six types of chip select areas are prepared as bus interfaces.

#### Area of Bus Interface

Each area position can be arbitrarily allocated in units of at least 64 KB in the 4 GB space by the area select registers (ASR1 to 5) and area mask registers (AMR1 to 5).

Within the area specified by these registers, when the external bus access is performed to area 1 (CS1X), the supported read/write signal ( $\overline{RD}$ ,  $\overline{WR0}$ , and  $\overline{WR1}$ ) will be active "L".

#### Note:

The area 0 is allocated to space other than the area specified by ASR1 to ASR5. At a reset, the external area other than  $00010000_{\text{H}}$  to  $0005\text{FFFF}_{\text{H}}$  becomes area 0.

Figure 4.3-1 shows an example of area 1 to area 5 located in units of 64KB from  $00100000_{\text{H}}$  to  $0014\text{FFFF}_{\text{H}}$ . In the same way, examples in which area 1 is allocated per 512 KB from  $00000000_{\text{H}}$  to  $0007\text{FFFF}_{\text{H}}$ , and areas 2 to 5 are allocated per MB from  $00100000_{\text{H}}$  to  $004\text{FFFFF}_{\text{H}}$  are shown in Figure 4.3-1.



Figure 4.3-1 Setting example of chip select area

## 4.4 Bus Interface

The bus interface has an follow:

- Normal bus interface
- Time division I/O interface of address and data
- DRAM control interface

These interfaces can only be used in predetermined areas.

#### Bus Interface

Table 4.4-1 shows the correspondence between each chip select area and the usable interface function. The area mode register (AMD) is specifies which interface is used.

Table 4.4-1 Each area and usable interface mode

| Aroa   | Sele                          | ctable bus interfa | Remark  |                                        |  |
|--------|-------------------------------|--------------------|---------|----------------------------------------|--|
| Alea   | Normal Bus Time division DRAM |                    | Πσηταικ |                                        |  |
| 0      | -                             | -                  | -       | The use of the terminal is prohibited. |  |
| 1      | -                             | 0                  | -       |                                        |  |
| 2 to 5 | -                             | -                  | -       | The use of the terminal is prohibited. |  |

#### Specifying time division I/O

In area 1, the address and data are time division input/output on the bus with the width set by AMD1. The latch pulse of address is output to the ALE pin.

#### Specifying bus size

A bus width can be specified the area 1 by the register setting.

# 4.5 Register of External bus Interface

This section lists the register of external bus interface.

#### Register List of External Bus Interface

|          | bit     | 15 8  | / ← → 0 |                                              |
|----------|---------|-------|---------|----------------------------------------------|
| Address: | 00060Сн | ASR   | 1       | Area Select Register 1                       |
|          | 00060Ен | AMF   | ۲۱      | Area Mask Register 1                         |
|          | 000610н | ASR   | 2       | Area Select Register 2                       |
|          | 000612н | AMF   | R2      | Area Mask Register 2                         |
|          | 000614н | ASR   | 3       | Area Select Register 3                       |
|          | 000616н | AMF   | ۲3      | Area Mask Register 3                         |
|          | 000618н | ASR   | 2 4     | Area Select Register 4                       |
|          | 00061Ан | AMF   | ۲4      | Area Mask Register 4                         |
|          | 00061Сн | ASR 5 |         | Area Select Register 5                       |
|          | 00061Ен | AMF   | ۲5      | Area Mask Register 5                         |
|          | 000620н | AMD0  | AMD1    | Area Mode Register 0 / Area Mode register 1  |
|          | 000622н | AMD32 | AMD4    | Area Mode Register 32 / Area Mode register 4 |
|          | 000624н | AMD5  | —       | Area Mode Register 5                         |
|          | 000626н | RFC   | R       | ReFresh Control Register                     |
|          |         |       |         |                                              |
|          | 00062CH | DMC   | R4      | DRAM Control Register 4                      |
|          | 00062Ен | DMC   | R5      | DRAM Control Register 4                      |
|          |         |       |         | _                                            |
|          | 0007FEн | LER   | MODR*   | Little Endian Register / MODe Register       |
|          | UUU/FEH | LEN   | IVIODA  |                                              |

#### Figure 4.5-1 Register list of external bus interface

\*: For detail of MODR register, see "3.11 Memory Access Mode".

Note:

Function pins for parts are not prepared under this product, so do not access these registers.

# 4.5.1 Area Selection Register (ASR) and Area Mask Register (AMR)

Area selection registers (ASR1 to ASR5) and area mask registers (AMR1 to ACR5) specify the address space of the chip select areas 1 to 5.

#### ■ Area Selection Register (ASR) and Area Mask Register (AMR)



#### Figure 4.5-2 Area selection register (ASR1 to 5)



| AMR1 bit                       | 15      | 14      | 13      | 12 |   | 2      | 1      | 0      | Initial valaue |
|--------------------------------|---------|---------|---------|----|---|--------|--------|--------|----------------|
| Address 0000 060E ${\rm H}$    | A31     | A30     | A29     |    |   | A18    | A17    | A16    | 0000н          |
| Access →<br>AMR2 bit           | W<br>15 | W<br>14 | W<br>13 | 12 |   | W<br>2 | W<br>1 | W<br>0 |                |
| Address 0000 0612 <sub>H</sub> | A31     | A30     | A29     |    |   | A18    | A17    | A16    | 0000н          |
| Access →<br>AMR3 bit           | W<br>15 | W<br>14 | W<br>13 | 12 |   | W<br>2 | W<br>1 | W<br>0 |                |
| Address 0000 0616H             | A31     | A30     | A29     |    |   | A18    | A17    | A16    | 0000н          |
| Access →<br>AMR4 bit           | W<br>15 | W<br>14 | W<br>13 | 12 |   | W<br>2 | W<br>1 | W<br>0 |                |
| Address 0000 061 AH            | A31     | A30     | A29     |    |   | A18    | A17    | A16    | 0000н          |
| Access →<br>AMR5 bit           | W<br>15 | W<br>14 | W<br>13 | 12 | ' | W<br>2 | W<br>1 | W<br>0 |                |
| Address 0000 061EH             | A31     | A30     | A29     |    |   | A18    | A17    | A16    | 0000н          |
| Access →                       | W       | W       | W       |    | ' | W      | W      | W      |                |

Area selection registers (ASR1 to ASR5) and area mask registers (AMR1 to ANR5) specify the address space of the chip select areas 1 to 5.

Area selection registers (ASR1 to ASR5) specify the upper 16 bits (A31 to A16) of the address, and mask the address bit supported by the area mask registers (AMR1 to AMR 5). Each bit of area mask register

(AMR1 to AMR5) assumes "care" by "0" and "don't care" by "1".

"care" indicates the address space while setting "0" when the ASR set value is "0" or setting "1" when it is "1". "don't care" indicates the address space for both "0" and "1" cases regardless of the ASR set value.

Examples for each chip select area specification by combining the area selection register and area mask register are shown below.

[example 1]

 $ASR1 = 00000000 \ 000000 \ \underline{11}_B$ 

 $AMR1 = 00000000 000000 000000 00_B$ 

When the above is set, the AMR1 bit supporting the bit where "1" is set to ASR1 is "0", so the address space of area 1 will be 64 KB as per the following.

00000000 00000011 0000000 00000000<sub>B</sub> (00030000<sub>H</sub>)

to

00000000 00000011 11111111 11111111<sub>B</sub> (0003FFFF<sub>H</sub>)

[example 2]

 $ASR2 = 00001111 11111111_B$ 

 $AMR2 = 00000000 000000 11_B$ 

When the above is set, "1" and "0" are left as "care" for the ASR2 set value supporting the bit where "0" is set as AMR2, and the ASR2 bit supporting the bit where "1" is set as AMR2 will be "don't care" for "0" or "1", so the address space of area 2 will be 256 KB as per the following.

00001111 11111100 0000000 00000000<sub>B</sub> (0FFC0000<sub>H</sub>)

to

00001111 1111111 11111111 11111111<sub>B</sub> (0FFFFFF<sub>H</sub>)

The address space of each area 1 to 5 can be arbitrarily allocated in units of at least 64 KB in the 4 GB space by ASR1 to ASR5 and AMR1 to AMR5. Within the area specified by these registers, when bus access is performed on area 1, the supported read/write pin ( $\overline{RD}$ ,  $\overline{WR0}$ , and  $\overline{WR1}$ ) will be "L" output.

As area 0, space other than the area set by ASR1 to ASR5 and AMR 1 to AMR5 is allocated, the area other than  $0001000_{\text{H}}$  to  $0005\text{FFFF}_{\text{H}}$  is allocated by the initial values of ASR1 to ASR5 and AMR1 to AMR5 at a reset.

#### Note:

Set the chip select area so that mutual overlapping is avoided.

Figure 4.5-4 shows a map set in the units of 64KB by the initial value at a reset and a map of area set in the example 1 and 2 above.



#### Figure 4.5-4 Sample maps specified by chip select area



### 4.5.2 Area Mode Register 1 (AMD1)

The area mode register 1 (AMD1) specifies the memory access operation mode for each chip select area.

#### Area Mode Register 1 (AMD1)

| bit                  | 7   | 6 | 5 | 4   | 3   | 2    | 1    | 0    | Initial value |
|----------------------|-----|---|---|-----|-----|------|------|------|---------------|
| Address: 0000 0621н  | MPX |   |   | BW1 | BW0 | WTC2 | WTC1 | WTC0 | 000000в       |
| Access $\rightarrow$ | R/W |   |   | R/W | R/W | R/W  | R/W  | R/W  |               |

#### Figure 4.5-5 Area mode register 1 (AMD1)

The area mode register 1 (AMD1) specifies the operation mode for the chip select area 1 (the area specified by ASR1 and AMR1). In area 1, the time division input/output interface can be specified for the address/ data input/output.

The time division input/output interface outputs addresses to the data bus and inputs/outputs data, and supports 8-bit and 16-bit bus widths only as follows.

- 8-bit bus width: A7 to A0 multiplexes to D31 to D24.
- 16-bit bus width: A15 to A0 multiplexes to D31 to D16.

[bit7] :MPX (MultiPleX bit)

The MPX controls the time division input/output interface for the address and data input/output.

| 0 | Specification prohibited             |
|---|--------------------------------------|
| 1 | Time division input/output interface |

When the external bus mode is used for this product, the time division input/output interface must be specified.

[bit4, 3] :BW1, 0 (Bus Width bit)

The BW1 and 0 specifies the bus width of area 1.

| BW1 | BW0 | Bus width |
|-----|-----|-----------|
| 0   | 0   | 8 bits    |
| 0   | 1   | 16 bits   |
| 1   | 0   | reserved  |
| 1   | 1   | reserved  |

[bit2 to 0] :WTC2 to 0(Wait Cycle bit)

The WTC specifies the auto insert wait cycle number for normal bus interface and time division input/ output interface operation. Operation is the same as WTC2 to WTC0 of the AMD0, but is initialized to "000" by reset, and the insert wait cycle number will be "0".
| Note: |                                                                                  |                                                                                                    |  |  |
|-------|----------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|--|--|
|       | Be sure to set the                                                               | 3W1 and BW0 of AMD1 before writing to the MODR.                                                    |  |  |
|       | After setting the m                                                              | After setting the mode register (MODR), the bus width set by the AMD is valid for external area 1. |  |  |
|       | Do not change the BW1 and BW0 after writing the MODR. It causes the malfunction. |                                                                                                    |  |  |
|       |                                                                                  | MODR write                                                                                         |  |  |
|       | RST (Reset)                                                                      |                                                                                                    |  |  |
|       |                                                                                  |                                                                                                    |  |  |
|       |                                                                                  | $\rightarrow$ The contents of AMD1 register is enabled.                                            |  |  |

# 4.5.3 Little Endian Register (LER)

Bus access of the MB91191/MB91192 series is usually big endian for all areas, but setting the LER enables one of the areas from 1 to 5 to be handled as a little endian area.

However, area 0 is not for little endian.

#### ■ Little Endian Register (LER)



Table 4.5-1 Mode setting using combination of bits (LE2, LE1 and LE0)

| LE2 | LE1 | LE0 | Mode                                                                                  |
|-----|-----|-----|---------------------------------------------------------------------------------------|
| 0   | 0   | 0   | Initial value after reset. No little endian area exists.                              |
| 0   | 0   | 1   | Area 1 is handled as little endian. Area 0, 2 to 5 are handled as big endian.         |
| 0   | 1   | 0   | Area 2 is handled as little endian. Area 0 to 1 and 3 to 5 are handled as big endian. |
| 0   | 1   | 1   | Area 3 is handled as little endian. Area 0 to 2 and 4 to 5 are handled as big endian. |
| 1   | 0   | 0   | Area 4 is handled as little endian. Area 0 to 3 and 5 are handled as big endian.      |
| 1   | 0   | 1   | Area 5 is handled as little endian. Area 0 to 4 are handled as big endian.            |

# 4.6 Bus Operation

The basic item of the bus operation is explained as follow.

- The relationship between the data bus width and control signal
- Bus access of big endian
- Bus access of little endian
- Comparison of external access between big endian and little endian

#### Relationship between Data Bus Width and Control Signal

The relationship between the data bus width and control signal for the next bus interface is described.

• The time division input/output bus interface

#### Bus Access of Big Endian

The external access is described as follow.

- Data format
- Data bus width
- External bus access
- Connection example with external device

#### Bus Access of Little Endian

The external access is described as follow.

- Difference between little endian and big endian
- Data format
- Data bus width
- Connection example with external device

#### Comparison of External Access between Big Endian and Little Endian

As a comparison of the external access between big endian and little endian, word access, half-word access, and byte access to the bus width are described.

# 4.6.1 Relationship between Data Bus Width and Control Signal

The control signal of  $\overline{WR0}$  to  $\overline{WR1}$  always supports the byte position of the data bus 1:1 regardless of big endian/little endian is used, or the data bus width.

#### The Relationship between the Data Bus Width and Control Signal

In this section, the byte position of the data bus for this product used by the data bus width that has been set, and control signals that support it are summarized.

• The time division input/output bus interface

#### Figure 4.6-1 Data bus width and control signals under the time division input/output bus interface

a) 16 bit bus width

b) 8 bit bus width

Data bus Output address Control siganal

.

Data bus Output address Control siganal



# 4.6.2 Bus Access of Big Endian

# The data format in the FR20 series is normally big endian. Thus, external bus access is big endian for areas in which little endian (LER) is not set.

#### Data Format

The relationship between the internal register and external data bus is indicated per data format.

b) Output address Lower"10"

Half-word access (LDUH, STH instruction execution)

#### Figure 4.6-2 Relationship between the internal register and external data bus of half-word access

a) Output address Lower"00"



Byte access (LDUH, STH instruction execution)

#### Figure 4.6-3 Relationship between internal register and external data bus of byte access

a) Output address Lower"00" b) Output address Lower"01" c) Output address Lower"10" d) Output address Lower"11"



#### ■ Data Bus Width

The relationship between the internal register and external data bus is indicated per data bus width.

16-bit bus width

#### Figure 4.6-4 Relationship between internal register and external data bus of 16-bit bus width



• 8-bit bus width

#### Figure 4.6-5 Relationship between internal register and external data bus of 8-bit bus width



#### External Bus Access

External bus access (16-bit/8-bit bus width) is shown per word, half-word, and byte access in Figure 4.6-6 and Figure 4.6-7. The following items are also shown in Figure 4.6-6 and Figure 4.6-7.

- Access byte position
- Program address and output address
- Bus access count

| PA1/PA0      | : Specified address lower 2-bit by program |
|--------------|--------------------------------------------|
| Output A1/A0 | : Output address lower 2-bit               |
|              | : Output address start byte position       |
| +            | : Access data byte position                |
| 1~4          | : Bus access count                         |

The MB91191/MB91192 series do not detect the misalignment.

According to the word access, even if the address lower 2-bit specified by the program is "00", "01", "10", or "11", the address lower 2-bit to be output will be all "00". In case of half-word access, when the lower address is "00" or "01", "00" will be set, and when it is "10" or "11", "10" will be set.

#### • Width of bus of 16 bits





• Width of bus of 8 bits

Figure 4.6-7 External bus access on 8-bit bus width

#### (A) Word access









|      | 00 |
|------|----|
|      | 01 |
| ()⊏> | 10 |
| ②⇔   | 11 |
|      |    |

|     | 00 |
|-----|----|
|     | 01 |
| ①⊏> | 10 |
| ②⇔  | 11 |
|     |    |

#### (C) Byte access



### ■ Connection Example with External Device



Figure 4.6-8 Connection example with external device

### 4.6.3 Bus Access of Little Endian

For areas in which little endian (LER) is set, external bus access is little endian. Bus access of the MB91191/MB91192 series is realized by swapping the byte position of the data bus in accordance with the bus width while the big endian output address order and control signal output are basically the same, using the bus access operation for big endian.

When connected, the big endian and little endian areas must be physically separated, so special care must be taken.

#### Differences between Little Endian and Big Endian

Differences between little endian and big endian are mentioned as follows.

The order of addresses to be output is the same for big endian and little endian.

Data bus control signal to be used for the 32-, 16-, and 8-bit bus width is the same for big endian and little endian.

#### Word access

The byte data at the MSB side supporting the big endian address "00" is the little endian byte data at the LSB side. In the case of word access, all of the four-byte positions within the word will be reversed. " $00" \rightarrow "11", "01" \rightarrow "10", "10" \rightarrow "01", "11" \rightarrow "00"$ 

#### Half-word access

The byte data at the MSB side supporting the big endian address "0" is the little endian byte data at the LSB side. In the case of half-word access, the two-byte positions within the half-word will be reversed. " $0" \rightarrow "1", "1" \rightarrow "0"$ 

#### Byte access

Both big endian and little endian are the same.

#### Data Format

The relationships between the internal register and external data bus is shown per data format.

Half word access (LDUB, STB instruction execution)

#### Figure 4.6-9 Relationship between internal register and external data bus of half-word access

a) Output address Lower "00"

Internal register External bus D31 D23 D15 AA D15 AA D15 D7 BB D0 D0 D0



b) Output address Lower "10"

• Byte access (LDUB, STB instruction execution)



#### Data Bus Width

• 32-bit bus width

#### Figure 4.6-11 Relationship between internal register and external data bus of 32-bit bus width



• 16-bit bus width

#### Figure 4.6-12 Relationship between internal register and external data bus of 16-bit bus width



• 8-bit bus width

#### Figure 4.6-13 Relationship between internal register and external data bus of 8-bit bus width



#### ■ Connection Example with External Device

• 16-bit bus width

Figure 4.6-14 Connection example with MB91191/MB91192 series and external device (16-bit bus width)







# Figure 4.6-15 Connection example with MB91191/MB91192 series and external device (8-bit bus width)

# 4.6.4 Comparison between Big Endian and Little Endian for External Access

Comparison between big endian and little endian of external access for word access, half-word access, and byte access to the bus width is described.

#### Word Access

|                     | Big endian mode                                                                                                                                           | Little endian mode                                                                                                            |  |
|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|--|
| 16-bit bus<br>width | Internal Reg External pin Control pin<br>address: "0" "1"<br>D31 AA CC WR0<br>BB DD WR1<br>CC<br>DD<br>(1) (2)                                            | Internal Reg External pin Control pin<br>address: "0" "1"<br>D31 DD BB WR0<br>BB D16 CC AA WR1<br>CC AA WR1<br>DD DD<br>1 2   |  |
| 8-bit bus<br>width  | Internal Reg External pin Control pin<br>address: "0" "1" "2" "3"<br>D31 AA BB CC DD WR0<br>BB D24 AA BB CC DD WR0<br>BB CC DD WR0<br>D0<br>DD<br>1 2 3 4 | Internal Reg External pin Control pin<br>address: "0" "1" "2" "3"<br>D31 DD CC BB AA WR0<br>BB<br>CC<br>DD<br>(1) (2) (3) (4) |  |

### ■ Half-word Access

|                     | Big endian m                                                                                                  | ode                            | Little endian mode                                                                                                     |                                |
|---------------------|---------------------------------------------------------------------------------------------------------------|--------------------------------|------------------------------------------------------------------------------------------------------------------------|--------------------------------|
| 16-bit bus<br>width | Internal Reg External pin<br>address: "0"<br>D31<br>D31<br>AA<br>BB<br>AA<br>D16<br>-<br>BB<br>-<br>D00<br>1  | Control pin<br>WR0<br>WR1<br>– | Internal Reg External pin<br>address: "0"<br>D31<br>D31<br>D31<br>BB<br>AA<br>D16<br>AA<br>D16<br>-<br>D00<br>T        | Control pin<br>WR0<br>WR1<br>– |
|                     | Internal Reg External pin<br>address: "2"<br>D31<br>D31<br>CC<br>DD<br>DD<br>D16<br>DD<br>DD<br>-<br>D00<br>T | Control pin<br>WR0<br>WR1<br>— | Internal Reg External pin<br>address: "2"<br>D31 DD<br>D1 DD<br>CC<br>D16 -<br>D00 -<br>1                              | Control pin<br>WR0<br>WR1<br>– |
| 8-bit bus<br>width  | Internal Reg External pin<br>address: "0" "1"<br>D31 D31 AA BB<br>D24<br>AA<br>BB D00 1 2                     | Control pin<br>WR0<br>–<br>–   | Internal Reg External pin<br>address: "0" "1"<br>D31 D31 BB AA<br>D24<br>AA<br>BB<br>D00 1 2                           | Control pin<br>WR0<br><br>     |
|                     | Internal Reg External pin<br>address: "2" "3"<br>D31<br>D24<br>D24<br>D24<br><br>DD<br>D00<br>D00<br>(1) (2)  | Control pin<br>WR0<br>–<br>–   | Internal Reg External pin<br>address: "2" "3"<br>D31<br>D24<br>DD CC<br>D24<br><br>DD CC<br><br>DD D<br>D00<br>(1) (2) | Control pin<br>WR0<br><br>     |

#### ■ Byte Access



|                    | Big endian mo                                                                        | de                           | Little endian mode                                                                                |                                   |
|--------------------|--------------------------------------------------------------------------------------|------------------------------|---------------------------------------------------------------------------------------------------|-----------------------------------|
| 8-bit<br>Bus width | Internal Reg External pin<br>address: "0"<br>D31 D31 AA<br>D24 -<br>D00 AA -<br>1    | Control pin<br>WR0<br><br>   | Internal Reg External pin<br>address: "0"<br>D31 D31 AA<br>D24/ -<br>AA -<br>D00 1                | Control pin<br>WR0<br>—<br>—<br>— |
|                    | Internal Reg External pin<br>address: "1"<br>D31 D31 BB<br>D24 -<br>BB -<br>D00 1    | Control pin<br>WR0<br>–<br>– | Internal Reg External pin<br>address: "1"<br>D31<br>D31<br>D24<br>BB<br>-<br>D00<br>1             | Control pin<br>WR0<br>—<br>—<br>— |
|                    | Internal Reg External pin<br>address: "2"<br>D31 D31 CC<br>D24/ -<br>D00 CC -<br>1   | Control pin<br>WR0<br>–<br>– | Internal Reg External pin<br>address: "2"<br>D31<br>D31<br>CC<br>D241<br>-<br>CC<br>-<br>D00<br>1 | Control pin<br>WR0<br>–<br>–      |
|                    | Internal Reg External pin<br>address: "3"<br>D31 DD<br>D24<br>DD<br>DD<br>-<br>D00 - | Control pin<br>WR0<br>–<br>– | Internal Reg External pin<br>address: "3"<br>D31 DD<br>D24/<br>DD<br>DD<br>-<br>D00 -             | Control pin<br>WR0<br>–<br>–      |

# 4.7 Bus Timing

#### The detailed bus access operation in each mode is shown.

#### Time Division I/O Interface

8 bits bus width read

In area 1, time division input/output interface for addresses/data is supported. The time division I/O is performed the bus width specified by the BW1 and BW0.

For the time division input/output interface, a total of four clocks cycle, namely address output cycle (2 clocks) + data access cycle (2 clocks) comprises the basic bus cycle, and for the address output cycle, the ALE pin is asserted as the output address latch signal.

Furthermore, the addresses (A15-A08) indicate the start byte for access to the address pins (A15-A08) in the same way as normal during the time-shared bus cycle.



 $\Rightarrow$ At 8-bit bus width, A07 to A00 addresses output to D31 to D24.

Automatic wait operation at the time division mode (16-bit bus width write)

#### Figure 4.7-2 Automatic wait operation at the time division mode (16-bit bus width write)

CASE AMD1: MPX=1, BW=01B, WTC=001B, EPCR0:ALEE=1 aaccess --- 16 bit data write MA1 MA2 BA1 BA1 BA2 CLK ACLK ALE A15-08 ddr15-08 ddr15-08 D31-16 ddr15-00 #0:1 ddr15-00 External WR0, WR1

Note:

To access the external extend area, execute dummy read on built-in ROM area prior to access.

## 4.8 **Program Example of External Bus Operation**

#### A simple program example for operating the external bus is described.

#### Program Specification Example of External Bus Operation

The setting of register is shown as follow.

#### Area

- Area 0 (AMD0) : 32-bit, usual bus, automatic wait 0
- Area 1 (AMD1) : 16-bit, time division I/O, automatic wait 2
- Area 2 (AMD32) : 32-bit, usual bus, automatic wait 1
- Area 3 (AMD32) : 32-bit, usual bus, automatic wait 1
- Area 4 (AMD4) :16-bit, DRAM, page size 256, 1CAS/2WE, with wait, CBR refresh
- Area 5 (AMD5) :16-bit, DRAM, page size 512, 2CAS/1WE, without wait, CBR refresh

#### • The others

- Refresh (RFCR): without wait, 1/8 setting
- External pin (EPCR0): external RDY reception, arbitration of BRQ, BGRNTX
- External pin (DSCR) :DRAM pin setting
- Little endian (LER) : area 2

Note the following about the others.

- MD2, 1, and 0 are "010", and external vector is 32-bit mode.
- Before setting the mode register (MODR), set area 0 to the same bus width.
- Set the area 1 to 5 not to overlap.

#### Program Example of External Bus Operation

Under this program, bytes are used to write the byte register, and half-words are used for the half-word register for explanatory purposes.

```
***** Example program *****
```

//Each register setting

```
init_gcr ldi:8 #0x00,r0 // gcr register X1 clock mode
```

```
ldi:20 #0x484,r1 // gcr register address setting
```

stb r0,@r1 // gcr register write

init\_epcr ldi:20 #0xffff,r0 // External pin setting

// External RDY wait, bus arbitration by BRQ, BGRNTX

ldi:20 #0x628,r1 // epcr0 register address setting

sth r0,@r1 // epcr0 register write

init\_dscr ldi:8 #0xff,r0 // DRAM pin setting

// RAS, CAS, WE

ldi:20 #0x625,r1 // dscr register address setting

stb r0,@r1 // dscr register write #0x10,r0 // 32-bit bus, 0-wait init\_amd0 ldi:8 ldi:20 #0x620,r1 // amd0 register address setting stb // amd0 register write r0,@r1 init amd1 ldi:8 #0x8a,r0 // time division, 16-bit bus, 2-wait ldi:20 #0x621,r1 // amd1 register address setting r0,@r1 // amd1 register write stb init\_amd32 ldi:8 #0x89,r0 // Normal, 32-bit bus, 1-wait ldi:20 #0x622,r1 // amd32 register address setting r0,@r1 // amd32 register write stb init amd4 ldi:8 #0x88,r0 // DRAM, 16-bit bus ldi:20 #0x623,r1 // amd4 register address setting stb r0,@r1 // amd4 register write init\_amd5 ldi:8 #0x88,r0 // DRAM, 16-bit bus ldi:20 #0x624,r1 // amd5 register address setting stb r0,@r1 // amd5 register write init\_dmcr4 ldi:20 #0x0c90,r0 // page size=256, Q1/Q4-wait, Page // 1CAS-2WE, CBR, No parity ldi:20 #0x62c,r1 // dmcr4 register address setting sth r0,@r1 // dmcr4 register write init\_dmcr5 ldi:20 #0x10c0,r0 // page size=512, Q1/Q4-wait none, Page // 2CAS-1WE, CBR, No parity // dmcr5 register address setting ldi:20 #0x62e,r1 sth r0,@r1 // dmcr5 register write #0x0205,r0 init\_rfcr ldi:20 // REL=2, R1W/R3W-wait none, refresh, 1/8 ldi:20 #0x626,r1 // rfcr register address setting sth r0,@r1 // rfcr register write ldi:32 #0x0013001,r0 // asr1,amr1 register setting value init\_asr ldi:32 #0x0015001,r1 // asr2,amr2 register setting value ldi:32 #0x0017001,r2 // asr3,amr3 register setting value ldi:32 #0x0019001,r3 // asr4,amr4 register setting value ldi:32 #0x001b001,r4 // asr5,amr5 register setting value ldi:20 #0x60c,r5 // asr1,amr1 register address setting ldi:20 #0x610,r6 // asr2,amr2 register address setting ldi:20 #0x614,r7 // asr3,amr3 register address setting ldi:20 #0x618,r8 // asr4,amr4 register address setting ldi:20 #0x61C,r9 // asr5,amr5 register address setting r0,@r5 // asr1,amr1 register write st r1,@r6 // asr2,amr2 register write st

| st r2,@r7 // asr3,amr3 register write                       |
|-------------------------------------------------------------|
| st r3,@r8 // asr4,amr4 register write                       |
| st r4,@r9 // asr5,amr5 register write                       |
| init_ler ldi:8 #0x02,r0 // CH2 little endian                |
| ldi:20 #0x7fe,r1 // ler register address setting            |
| stb r0,@r1 // ler register write                            |
| init_modr ldi:8 #0x80,r0 // External ROM external bus       |
| ldi:20 #0x7ff,r1 // modr register address setting           |
| stb r0,@r1 // modr register write                           |
| // external bus access                                      |
| adr_set ldi:32 #0x00136da0, r0 // ch1 address               |
| ldi:32 #0x00151300, r1 // ch2 address                       |
| ldi:32 #0x00196434, r2 // ch4 address (within the page)     |
| ldi:32 #0x0019657c, r3 // ch4 address (within the page)     |
| ldi:32 #0x00196600, r4 // ch4 address (outside of the page) |
| ldi:32 #0x001a6818, r5 // ch5 address (within the page)     |
| ldi:32 #0x001a6b8c, r6 // ch5 address (within the page)     |
| ldi:32 #0x001a6c00, r7 // ch5 address (outside of the page) |
| bus_acc ld @r0,r8 // ch1 data word load                     |
| lduh @r1,r9 // ch2 data half word load                      |
| ld @r2,r10 // ch4 data word load                            |
| ldub @r3,r11 // ch4 data byte load                          |
| st r8,@r4 // ch4 data word store                            |
| sth r9,@r5 // ch5 data half word store                      |
| st r10,@r6 // ch5 data word store                           |
| stb r11,@r7 // ch5 data byte store                          |

CHAPTER 4 External Bus Interface

# CHAPTER 5 I/O Port

This chapter describes an outline of the I/O port and the register configuration/functions.

- 5.1 Overview of I/O Port
- 5.2 Port 0
- 5.3 Port 1
- 5.4 Port 2, 3
- 5.5 Port 5
- 5.6 Port 6, 7
- 5.7 Port 4, 8, 9
- 5.8 Port A, B
- 5.9 Port C, D

# 5.1 Overview of I/O Port

The MB91191/MB91192 series have the 102 output ports. In terms of ports, there are ports 2, 3, 5, and 6 that are also used for external bus functions, and ports 0, 1, 4, and 7 to D that are also used for peripheral functions. Ports other than ports 0, 2, and 3 have a function selection bit per bit, and a port function, peripheral function, or external bus function can be selected.

#### Register List of I/O Port

| bit              | 7 ← → ( | )                                  |
|------------------|---------|------------------------------------|
| Address: 000000н | PDR3    | Port 3 data register               |
| 000001н          | PDR2    | Port 2 data register               |
| 000002н          | PDR1    | Port 1 data register               |
| 000003н          | PDR0    | Port 0 data register               |
| 000004н          | PDR7    | Port 7 data register               |
| 000005н          | PDR6    | Port 6 data register               |
| 000006н          | PDR5    | Port 5 data register               |
| 000007н          | PDR4    | Port 4 data register               |
| 000010н          | PDRB    | Port B data register               |
| 000011н          | PDRA    | Port A data register               |
| 000012н          | PDR9    | Port 9 data register               |
| 000013н          | PDR8    | Port 8 data register               |
| 000016н          | PDRD    | Port D data register               |
| 000017н          | PDRC    | Port C data register               |
|                  |         |                                    |
| 000008           | DDB3    | Port 3 Direction register          |
| 000000H          | DDR3    | Port 2 Direction register          |
| 000009H          | DDR2    | Port 1 Direction register          |
| 00000AH          |         | Port 0 Direction register          |
| 00000BH          | DDR0    | Port 7 Direction register          |
| 00000CH          | DDR7    | Port C Direction register          |
| 00000DH          |         | Port 6 Direction register          |
| 00000EH          | DDR3    | Port 5 Direction register          |
| 00000FH          |         | Port 4 Direction register          |
| 000010H          | DDRA    | Port & Direction register          |
| 000019H          | DDRA    | Port A Direction register          |
| 00001AH          | DDR9    | Port 9 Direction register          |
| 00001BH          |         | Port 8 Direction register          |
| 00001En          | DDRC    | Port D Direction register          |
| 00001FH          | DDIKC   | Port C Direction register          |
|                  |         |                                    |
|                  |         |                                    |
| 000602н          | PFS1    | Port 1 function selection register |
|                  |         |                                    |
| 000604н          | PFS7    | Port 7 function selection register |
| 000605н          | PFS6    | Port 6 function selection register |
| 000606н          | PFS5    | Port 5 function selection register |
| 000607н          | PFS4    | Port 4 function selection register |
| 000020н          | PIEB    | Port B input enable register       |
| 000021н          | PIEA    | Port A input enable register       |
| 000022н          | PFS9    | Port 9 function selection register |
| 000023н          | PFS8    | Port 8 function selection register |
| 000026н          | PFSD    | Port D function selection register |
| 000027н          | PFSC    | Port C function selection register |

Figure 5.1-1 Register list of I/O Port

# 5.2 Port 0

# Port 0 is the input/output port, and is also used for servo input, capture input, and PWC input.

#### ■ Functions of I/O Port 0

Each port has two registers per bit, namely the data direction register (DDR) and port data register (PDR), and input/output can be set independently per bit. Pins whose DDR is "1" are set to Output, whereas Pins whose DDR is "0" are set to Input. The PDR is undefined by a reset, and the DDR is cleared to "0" and set to Input. The value written to the PDR is output to the pin at the time of output setup by specifying the DDR per bit.

At this time, the contents of the PDR are read from the read value of the PDR.

At the time of the input setup, the pin will have high impedance status.

At this time, the pin level is read from the read value of the PDR.

#### Block Diagram of Port 0



#### Figure 5.2-1 Block Diagram of Port 0

### ■ Registers for Port 0

• Port 0 data register (PDR0)



#### Download from Www.Somanuals.com. All Manuals Search And Download.

# Port 1 is an input/output port, and is also used for RTG output, timer clock/external interrupt input, and PWC input.

#### Functions of I/O Port 1

The port has three registers per bit, namely DDR, PDR, and PFS (port function select register), and the port input/output setup and function selection can be executed independently per bit. The peripheral function is selected for pins whose PFS is "1", whereas the port function is selected for those whose PFS is "0". Pins whose DDR is "1" are set to Output, whereas pins whose DDR is "0" are set to Input.

The PFS is initialized by a reset and the port function is selected. Also, the PDR is undefined, and the DDR is cleared to "0" and the port is specified to Input.

The value written to the PDR is output to the pin at the time of output setup by specifying the DDR per bit. At this time, the contents of the PDR are read from the read value of the PDR.

At the time of the input setup, the pin will have high impedance status. At this time, the pin level is read from the read value of the PDR.

#### Block Diagram of Port 1



#### Figure 5.3-1 Block Diagram of Port 1

### ■ Registers for Port 1

• Port 1 data register (PDR1)



Port 1 function selection register (PFS1)

#### Figure 5.3-4 Port 1 function selection register (PFS1)



#### Table 5.3-1 Operation of function selection bits

| Eurotion coloction bits | Register setting value               |                          |  |
|-------------------------|--------------------------------------|--------------------------|--|
| Function selection bits | 0                                    | 1                        |  |
| [bit7]: RT4E            | General-purpose port                 | RTG output 4             |  |
| [bit6]: RT3E            | General-purpose port                 | RTG output 3             |  |
| [bit5]: RT2E            | General-purpose port                 | RTG output 2             |  |
| [bit4]: RT1E            | General-purpose port                 | RTG output1              |  |
| [bit3]: RT0E            | General-purpose port                 | RTG output0              |  |
| [bit2]:                 | General-purpose port/EC5, INT1 input | Specification prohibited |  |
| [bit1]:                 | General-purpose port/EC5, INT1 input | Specification prohibited |  |
| [bit0]:                 | General-purpose port/PMSK input      | Specification prohibited |  |

# Ports 2 and 3 function as input/output ports under single-chip mode, and function as the address/data bus under external bus mode.

#### ■ Functions of I/O Port 2, 3

Each port has two registers per bit, namely DDR and PDR, and input/output can be set independently per bit. Pins whose DDR is "1" are set to Output, whereas pins whose DDR is "0" are set to Input.

The PDR is undefined by a reset the DDR is cleared to "0" and set to Input.

In terms of the DDR specification per bit, for output setup, the value written to the PDR is output to the pin, and the PDR contents are read as the read value of the PDR in this case.

At the time of the input setup, the pin will have high impedance status. At this time, the pin level is read from the read value of the PDR.

#### Block Diagram of Port 2, 3



#### Figure 5.4-1 Block Diagram of Port 2, 3

#### ■ Registers for Port 2, 3

• Port 2, 3 data register (PDR2, 3)



#### Port 5 is the input/output port and is also used for the external bus function.

#### Functions of Port 5

The port has three registers per bit, namely DDR, PDR, and PFS, and the port input/output setup and function selection can be executed independently per bit. The external bus function is selected for pins whose PFS is "1", whereas the port function is selected for those whose PFS is "0". Pins whose DDR is "1" are set to Output, whereas pins whose DDR is "0" are set to Input.

The PFS is initialized by a reset and the port function is selected. Also, the PDR is undefined and the DDR is cleared to "0" and the port is specified to Input.

In terms of the DDR specification per bit, for output setup, the value written to the PDR is output to the pin, and the PDR contents are read as the read value of the PDR in this case.

At the time of the input setup, the pin will have high impedance status. At this time, the pin level is read from the read value of the PDR.

#### Block Diagram of Port 5



Figure 5.5-1 Block Diagram of Port 5

#### Registers for Port 5

Port 5 data register (PDR5)



Address: 00000EH DR57 **DR56** DR55 DR54 DR53 DR52 DR51 **DR50** 0000 0000в Access → W W W W W W W W

Port 5 function selection register (PFS5)

#### Figure 5.5-4 Port 5 function selection register (PFS5)



#### Table 5.5-1 Operation of function selection bits

| Eurotion soloction bit  | Register setting value |                        |  |
|-------------------------|------------------------|------------------------|--|
| T unclion selection bit | 0                      | 1                      |  |
| [bit7]: A15E            | General-purpose port   | Address (A15) output * |  |
| [bit6]: A14E            | General-purpose port   | Address (A14) output * |  |
| [bit5]: A13E            | General-purpose port   | Address (A13) output * |  |
| [bit4]: A12E            | General-purpose port   | Address (A12) output * |  |
| [bit3]: A11E            | General-purpose port   | Address (A11) output * |  |
| [bit2]: A10E            | General-purpose port   | Address (A10) output * |  |
| [bit1]: A09E            | General-purpose port   | Address (A09) output * |  |
| [bit0]: A08E            | General-purpose port   | Address (A08) output * |  |

Note:

The \* setting is only valid when the external bus mode is specified. The general-purpose port function is always selected for single-chip mode.

# Ports 6 and 7 are input/output ports, and are also used for the external bus function and timer output function.

#### ■ Port 6, 7

The port has three register per bit, namely DDR, PDR and PFS, and port input/output setup and function selection can be executed independently per bit.

The external bus function or peripheral function is selected for pins whose PFS is "1", whereas the port function is selected for those whose PFS is "0". Pins whose DDR is "1" are set to Output, whereas pins whose DDR is "0" are set to Input.

The PFS is initialized by a reset and the port function is selected. Also, the PDR is undefined and the DDR is cleared to "0" and the port is specified to input.

In terms of the DDR specification per bit, for output setup, the value written to the PDR is output to the pin, and the PDR contents are read as the read value of the PDR in this case.

At the time of input setup, the pin will have high impedance status. At this time, the pin level is read from the read value of the PDR.

#### ■ Block Diagram of Port 6, 7



Figure 5.6-1 Block Diagram of Port 6, 7

#### ■ Registers for Port 6, 7

• Port 6, 7 data register (PDR6, 7)





#### Table 5.6-1 Operation of function selection bits

| Function selection bits | Register setting value |                  |
|-------------------------|------------------------|------------------|
|                         | 0                      | 1                |
| [bit7]: T4OE            | General-purpose port   | T4O output       |
| [bit6]: T5O1E           | General-purpose port   | T5O output       |
| [bit5]:                 | General-purpose port   | Setting disabled |
| [bit4]:                 | General-purpose port   | Setting disabled |
| [bit3]: ALEE            | General-purpose port   | ALE output *     |
| [bit2]: WR1XE           | General-purpose port   | WR1 output *     |
| [bit1]: WR0XE           | General-purpose port   | WR0 output *     |
| [bit0]: RDXE            | General-purpose port   | RD output *      |

#### Note:

The \* setting is only valid when the external bus mode is specified. The general-purpose port function is always selected for single-chip mode.





Table 5.6-2 Operation of function selection bits

| Function selection bits | Register setting value |                      |
|-------------------------|------------------------|----------------------|
|                         | 0                      | 1                    |
| [bit7]:                 |                        |                      |
| [bit6]:                 |                        |                      |
| [bit5]:                 |                        |                      |
| [bit4]:                 |                        |                      |
| [bit3]:                 |                        |                      |
| [bit2]:                 |                        |                      |
| [bit1]: CSEL            | fch/2 output (X0)      | PCK/2 output (OSCI)  |
| [bit0]: XOUTE           | General-purpose port   | Clock output enabled |
### Ports 4, 8 and 9 are input/output ports, and are also used for PPG output and generalpurpose prescaler output.

### ■ Functions of Port 4, 8, 9

The port has three registers per bit, namely DDR, PDR, and PFS, and port input/output setup and function selection can be executed independently per bit. The peripheral function is selected for pins whose PFS is "1", whereas the port function is selected for those whose PFS is "0". Pins whose DDR is "1" are set to Output, whereas pins whose DDR is "0" are set to Input.

The PFS is cleared to "0" by reset, and the port function is selected, the PDR is undefined, and the DDR is cleared to "0" and set to Input.

In terms of the DDR specification per bit, for output setup, the value written to the PDR is output to the pin, and the PDR contents are read as the read value of the PDR in this case.

At the time of input setup, the pin will have high impedance status. At this time, the pin level is read from the read value of the PDR.

### Block Diagram of Port 4, 8, 9



#### Figure 5.7-1 Block Diagram of Port 4, 8, 9

### Registers for Port 4, 8, 9

Port 4, 8, 9 data register (PDR4, 8, 9)



| Table 5.7-1 Operation of function selection bits | Table 5.7-1 | Operation | of function | selection | bits |
|--------------------------------------------------|-------------|-----------|-------------|-----------|------|
|--------------------------------------------------|-------------|-----------|-------------|-----------|------|

| Eupation coloction bits | Register setting value |                  |  |  |
|-------------------------|------------------------|------------------|--|--|
| Function selection bits | 0                      | 1                |  |  |
| [bit7]:                 | General-purpose port   | Setting disabled |  |  |
| [bit6]: PG18E           | General-purpose port   | PPG output 18    |  |  |
| [bit5]: PG17E           | General-purpose port   | PPG output 17    |  |  |
| [bit4]: PG16E           | General-purpose port   | PPG output 16    |  |  |
| [bit3]: PG15E           | General-purpose port   | PPG output 15    |  |  |
| [bit2]: PG14E           | General-purpose port   | PPG output 14    |  |  |
| [bit1]: PG13E           | General-purpose port   | PPG output 13    |  |  |
| [bit0]: PG12E           | General-purpose port   | PPG output 12    |  |  |

### Figure 5.7-9 Port 8 function selection register (PFS8)

| bit              | 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     | Initial value |
|------------------|-------|-------|-------|-------|-------|-------|-------|-------|---------------|
| Address: 000023H | PG11E | PG10E | PG09E | PG08E | PG07E | PG06E | PG05E | PG04E | 0000 0000в    |
| Access →         | W     | W     | W     | W     | W     | W     | W     | W     | -             |

### Table 5.7-2 Operation of function selection bits

| Eurotion coloction bits | Register setting value |               |  |  |
|-------------------------|------------------------|---------------|--|--|
|                         | 0                      | 1             |  |  |
| [bit7]: PG11E           | General-purpose port   | PPG output 11 |  |  |
| [bit6]: PG10E           | General-purpose port   | PPG output 10 |  |  |
| [bit5]: PG09E           | General-purpose port   | PPG output 09 |  |  |
| [bit4]: PG08E           | General-purpose port   | PPG output 08 |  |  |
| [bit3]: PG07E           | General-purpose port   | PPG output 07 |  |  |
| [bit2]: PG06E           | General-purpose port   | PPG output 06 |  |  |
| [bit1]: PG05E           | General-purpose port   | PPG output 05 |  |  |
| [bit0]: PG04E           | General-purpose port   | PPG output 04 |  |  |

### Figure 5.7-10 Port 9 function selection register (PFS9)



| Eurotion colocition bito | Register setting value |                                  |  |  |  |
|--------------------------|------------------------|----------------------------------|--|--|--|
| Function selection bits  | 0                      | 1                                |  |  |  |
| [bit7]:                  |                        |                                  |  |  |  |
| [bit6]:                  |                        |                                  |  |  |  |
| [bit5]:                  |                        |                                  |  |  |  |
| [bit4]: PG03E            | General-purpose port   | PPG output 03                    |  |  |  |
| [bit3]: PG02E            | General-purpose port   | PPG output 02                    |  |  |  |
| [bit2]: PG01E            | General-purpose port   | PPG output 01                    |  |  |  |
| [bit1]: PG00E            | General-purpose port   | PPG output 00                    |  |  |  |
| [bit0]: POE              | General-purpose port   | General-purpose prescaler output |  |  |  |

Table 5.7-3 Operation of function selection bits

## Ports A and B are the input/output ports, and analog input and key input (for port A only) are shared.

### Functions of Port A, B

The port has three registers per bit, namely, DDR, PDR, and PIE (port input enable register), and input/ output can be selected independently per bit. In terms of port input/output, pins whose DDR is "1" are set to Output, whereas pins whose DDR is "0" are set to Input. To be used as a general-purpose port, port input is enabled by setting "1" to the PIE.

The PIE is cleared to "0" by reset, and the port function is disabled. The PDR is undefined, and the DDR is cleared to "0" and set to Input.

In terms of the DDR specification per bit, for output setup, the value written to the PDR is output to the pin, and the PDR contents are read as the read value of the PDR in this case.

At the time of input setup, the pin will have high impedance status. At this time, the pin level is read from the read value of the PDR.

### Block Diagram of Port A, B



Figure 5.8-1 Block Diagram of Port A, B

### Registers for Port A, B

• Port A, B data register (PDRA, B)



When the port is used for input functions, input is enabled by setting "1" to the supported bit. Set "0" for the port is to be used as the analog input.

## Ports C and D are input/output ports, and are also used as the PWM output, serial I/O, and external interrupt.

### Functions of Port C, D

The port has three registers per bit, namely, DDR, PDR, and PFS and input/output, setup and function selection can be executed independently per bit. The peripheral function is selected for pin whose PFS is "1", whereas the port function is selected for these whose PFS is "0".

The pins whose DDR is "1" are set to Output, whereas pins whose DDR is "0" are set to Input. The PFS is cleared to "0" by reset, and the port function is selected. The PDR is undefined, and the DDR is cleared to "0" and set to Input.

In terms of the DDR specification per bit, for output setup, the value written to the PDR is output to the pin, and the PDR contents are read as the read value of the PDR in this case.

At the time of input setup, the pin will have high impedance status. At this time, the pin level is read from the read value of the PDR.

### Block Diagram of Port C, D



#### Figure 5.9-1 Block Diagram of Port C, D

### ■ Registers for Port C, D

• Port C, D data register (PDRC, D)

|                      |            | Figure     | 5.9-2 Pc   | ort C dat | a registe | r (PDRC)   | )     |      |               |
|----------------------|------------|------------|------------|-----------|-----------|------------|-------|------|---------------|
| bit                  | 7          | 6          | 5          | 4         | 3         | 2          | 1     | 0    | Initial value |
| Address: 000017H     | PDC7       | PDC6       | PDC5       | PDC4      | PDC3      | PDC2       | PDC1  | PDC0 | XXXX XXXX     |
| Access →             | R/W        | R/W        | R/W        | R/W       | R/W       | R/W        | R/W   | R/W  | -             |
|                      |            |            |            |           |           |            |       |      |               |
|                      |            | Figure     | 5.9-3 Pc   | ort D dat | a registe | r (PDRD)   | )     |      |               |
| bit                  | 7          | 6          | 5          | 4         | 3         | 2          | 1     | 0    | Initial value |
| Address: 000016H     | PDD7       | PDD6       | PDD5       | PDD4      | PDD3      | PDD2       | PDD1  | PDD0 | XXXX XXXXB    |
| Access →             | R/W        | R/W        | R/W        | R/W       | R/W       | R/W        | R/W   | R/W  |               |
|                      |            |            |            |           |           |            |       |      |               |
| Port C. D. dire      | ection rea | ister (DD  | BC D)      |           |           |            |       |      |               |
|                      | Jolion reg |            | , no, b)   |           |           |            |       |      |               |
|                      |            | liguro 5   | 0.1 Port   | C direct  | ion rogic |            |       |      |               |
|                      | ſ          | igure 5.   | 9-4 FUIL   | C uneci   | lon regis |            | (0)   |      |               |
| bit                  | 7          | 6          | 5          | 4         | 3         | 2          | 1     | 0    | Initial value |
| Address: 00001FH     | DRC7       | DRC6       | DRC5       | DRC4      | DRC3      | DRC2       | DRC1  | DRC0 | 0000 0000в    |
| Access →             | W          | W          | W          | W         | W         | W          | W     | W    |               |
|                      |            |            |            |           |           |            |       |      |               |
|                      | F          | igure 5.   | 9-5 Port   | D direct  | ion regis | ster (DDF  | RD)   |      |               |
| bit                  | 7          | 6          | 5          | 4         | 3         | 2          | 1     | 0    | Initial value |
| Address: 00001EH     | DRD7       | DRD6       | DRD5       | DRD4      | DRD3      | DRD2       | DRD1  | DRD0 | 0000 0000в    |
| $Access \rightarrow$ | W          | W          | W          | W         | W         | W          | W     | W    | -             |
|                      |            |            |            |           |           |            |       |      |               |
|                      |            |            |            |           |           |            |       |      |               |
| Port C, D fun        | ction sele | ection reg | jister (PF | SC, D)    |           |            |       |      |               |
|                      | Fi         | gure 5.9-  | 6 Port C   | ; input e | nable reg | gister (PF | -SC)  |      |               |
| bit                  | 7          | 6          | 5          | 4         | 3         | 2          | 1     | 0    | Initial value |
| Address: 000027H     | PWM00F     | PWM01F     | PWM02F     | PWM10F    | PWM11F    | PWM12F     | SCK0F | S00F | 0000 0000B    |
| Access →             | W          | W          | W          | W         | W         | W          | W     | W    |               |
|                      | -          | -          | -          |           |           |            |       |      |               |
|                      |            |            |            |           |           |            |       |      |               |

 Table 5.9-1
 Operation of function selection bits

| Eurotion coloction bits | Register setting value          |                   |  |  |  |
|-------------------------|---------------------------------|-------------------|--|--|--|
| Function selection bits | 0                               | 1                 |  |  |  |
| [bit7]: PWM00E          | General-purpose port            | PWM00 output      |  |  |  |
| [bit6]: PWM01E          | General-purpose port            | PWM01 output      |  |  |  |
| [bit5]: PWM02E          | General-purpose port            | PWM02 output      |  |  |  |
| [bit4]: PWM10E          | General-purpose port            | PWM10 output      |  |  |  |
| [bit3]: PWM11E          | General-purpose port/SCS2 input | PWM11 output      |  |  |  |
| [bit2]: PWM12E          | General-purpose port/SCS1 input | PWM12 output      |  |  |  |
| [bit1]: SCK0E           | General-purpose port            | SCK0 input/output |  |  |  |
| [bit0]: SO0E            | General-purpose port            | SO0 output        |  |  |  |

### Figure 5.9-7 Port D function selection register (PFSD)



Table 5.9-2 Operation of function selection bits

| Eurotion selection bits | Register setting value               |                    |  |
|-------------------------|--------------------------------------|--------------------|--|
|                         | 0                                    | 1                  |  |
| [bit7]:                 | General-purpose port/SI0 input       | Setting prohibited |  |
| [bit6]:                 | General-purpose port/SCS0 input      | Setting prohibited |  |
| [bit5]: SCK1E           | General-purpose port                 | SCK1 input/output  |  |
| [bit4]: SO1E            | General-purpose port                 | SO1 output         |  |
| [bit3]:                 | General-purpose port/SI1, INT2 input | Setting prohibited |  |
| [bit2]: SCK2E           | General-purpose port                 | SCK2 input/output  |  |
| [bit1]: SO2E            | General-purpose port                 | SO2 output         |  |
| [bit0]:                 | General-purpose port/SI2 input       | Setting prohibited |  |

CHAPTER 5 I/O Port

# CHAPTER 6 FG Input

This chapter describes an outline of the FG input section, the register configuration/functions, and their operation.

- 6.1 Overview of FG Input
- 6.2 Capstan Input
- 6.3 Drum Input
- 6.4 Reel Input

### 6.1 Overview of FG Input

The Frequency Generate (FG) input section comprises of the capstan input, drum input, and reel input sections. Each input section performs division of the input FG signal, generation of signals to be input to the FRC capture section and masking of the predetermined period.

### Capstan Input

The capstan input consists of the following 6 items.

- Capstan control register
- Capstan input control register
- Capstan mask timer control register
- Multiplying circuit
- 8 -bit programmable divider
- Mask timer

### Drum Input

The drum input consists of the following 5 items.

- Drum control register
- Drum input control register
- Drum mask timer control register
- 4-bit programmable divider
- Mask timer

### Reel Input

The reel input consists of the following 7 items.

- Reel control register
- Reel 0 input control register
- Reel 0 mask timer control register
- Reel 1 input control register
- Reel 1 mask timer control register
- 8-bit programmable divider
- Mask timer

### 6.2 Capstan Input

The capstan input section is comprised of a multiplying circuit, 8-bit programmable divider, and mask timer. This section explains the operation of each section and control register.

Block Diagram of Capstan Input



Figure 6.2-1 Block Diagram of Capstan Input

### Register List of Capstan Input





### ■ Capstan Control Register (CAPC)

| bit                  | 7    | 6    | 5    | 4    | 3 | 2 | 1 | 0   | Initial value |
|----------------------|------|------|------|------|---|---|---|-----|---------------|
| Address: 000052H     | CFGD | FCLR | CMTS | MTCS | - | - | - | DUB | Х1Х00в        |
| $Access \rightarrow$ | R    | W    | R    | R/W  |   |   |   |     | -             |

### Figure 6.2-3 Capstan Control Register (CAPC)

### [bit7]:CFGD

This is the capstan edge detection flag during capstan masking.

| 0 | Without edge detection |
|---|------------------------|
| 1 | With edge detection    |

### [bit6]:FCLR

This is the capstan input edge detection flag clear bit.

| 0 | Clear the CFGD flag. |
|---|----------------------|
| 1 | None                 |

The read value of this bit is always "1".

#### [bit5]:CMTS

This is the capstan mask timer status flag.

| 0 | Mask released |
|---|---------------|
| 1 | Masking       |

### [bit4]:MTCS

This is clock source selection bit of mask timer.

|   | Selection Clock              | in fch:@20MHz |
|---|------------------------------|---------------|
| 0 | 2 <sup>10</sup> /fch (FRC9)  | 51.2 µs       |
| 1 | 2 <sup>14</sup> /fch (FRC13) | 819.2 μs      |

[bit3 to 1]:

It is an unused bit.

[bit0]:DUB

This is the CFG input multiplication selection bit.

| 0 | None             |
|---|------------------|
| 1 | 2 multiplication |

### Capstan Input Control Register (CAPDVC)



### Figure 6.2-4 Capstan Input Control Register (CAPDVC)

[bit7 to 0]:DIV7 to 0

Executes division control of the capstan input and edge detection control depending on the set value.

| Set value       | Division control        | Edge detection        |
|-----------------|-------------------------|-----------------------|
| $00_{ m H}$     | None                    | Both edge detection   |
| 01 <sub>H</sub> | 1-frequency division    |                       |
| 02 <sub>H</sub> | 2-frequency division    |                       |
| 03 <sub>H</sub> | 3-frequency division to |                       |
| to              | to                      | Rising edge detection |
| FD <sub>H</sub> | 253-frequency division  |                       |
| FE <sub>H</sub> | 254-frequency division  |                       |
| FF <sub>H</sub> | 255-frequency division  |                       |

### ■ Capstan Mask Timer Control Register (CAPMTC)

### Figure 6.2-5 Capstan mask timer control register (CAPMTC)



[bit7 to 0]:D7 to 0

Executes masking period control for the capstan input depending on the set value. When  $\Phi$ MT is specified as the clock cycle time selected by the mask timer clock select (CS) bit of the capstan control register, and N is specified as the set value, the capstan input masking period TM is as follow.

 $TM = \Phi MT \times N \pm \Phi MT/2$ 

However, N is set to 0, the mask processing does not perform.

### Operation of Capstan Input

#### Operation of Multiplying circuit

The capstan FG (CFG) input is input to the 8-bit programmable divider via "Slew" or double circuit by setting the multiplication select (DUB) bit of the capstan control register (CAPC). The input CFG signal is edge detected after division that was set by the capstan control register (CAPDVC) is performed, and then passes through the capstan mask timer, and is connected to the FRC capture unit as the DVCFG signal.



Figure 6.2-6 CFG output by multiplication selection

#### Operation of 8-bit Programmable divider

The programmable divider can be divided within the range between 1 to 255 by the value set to the capstan input control register (CAPDVC).

When the value set to CAPDVC is " $00_{\text{H}}$ ", division is not executed, and both edges of the CFG input are directly output as the DVCFG signal. When values other than " $00_{\text{H}}$ " are set to CAPDVC, the output divided by the rising edge of the CFG input is output as the DVCFG signal.

When the value set to CAPDVC is updated during division, the counter value is updated immediately after the update. In this case, the DVCFG output is masked if the counter is updated simultaneously with the DVCFG output (reload operation).

Figure 6.2-7 shows the sequence of the programmable divider.



#### Figure 6.2-7 Operation timing diagram of programmable divider

#### Operation of Mask Timer

The mask timer loads the CAPMTC value and starts counting, and also masks the DVCFG output after detecting the CFG division output edge. When the DVCFG output is detected during the masking period, the CFGD flag is set. Even if the CAPMTC value is updated during the masking period, load operation to the mask timer will not be executed. This updated value will be valid from the next masking period.

| CFG              |                    |    |  |          |          |      |
|------------------|--------------------|----|--|----------|----------|------|
| frequency divisi | on                 |    |  |          |          |      |
| Output edge      |                    |    |  |          |          |      |
| Mask period      | $\Box \wedge \Box$ | Γ  |  | Π 1      |          | Λ ΓΛ |
| DVCFG output     |                    |    |  |          |          |      |
| _                |                    |    |  | <u>↑</u> | $\wedge$ |      |
| CFGD bit         |                    |    |  | i /      |          |      |
| _                |                    |    |  | Wclr     | Wclr     |      |
| M.T Load         |                    |    |  |          |          |      |
| CAPMTC           |                    | χį |  | χ/       | 1        |      |
| CAPMTC _         | 1                  | χι |  | χ/       | 1        |      |

### Figure 6.2-8 Operation timing diagram of Mask Timer

### • Limitation on using

When double mode is specified for the capstan input, do not set  $"00_{\rm H}"$  to the capstan input control register. It may cause the malfunction.

### 6.3 Drum Input

The drum input section comprises of the 4-bit programmable divider and mask timer. This section explains the operation of each section and control register.

### Block Diagram of Drum Input



Figure 6.3-1 Block diagram of Drum Input

### Register List of Drum Input





### Drum Control Register (DRMC)



### Figure 6.3-3 Drum Control Register (DRMC)

#### [bit7]:DFGD

This is the division FG edge detection flag during drum masking.

| 0 | Without edge detection |
|---|------------------------|
| 1 | With edge detection    |

### [bit6]:DFCLR

This is the edge detection flag clear bit during drum masking.

| 0 | Clear the DFGD flag. |
|---|----------------------|
| 1 | None                 |

The read value of this bit is always "1".

### [bit5]:DMTS

This is the drum mask timer status flag.

| 0 | Mask released |
|---|---------------|
| 1 | Masking       |

### [bit4]:MTCS

This is clock source selection bit of mask timer.

|   | Selection Clock              | in fch:@20MHz |
|---|------------------------------|---------------|
| 0 | 2 <sup>10</sup> /fch (FRC9)  | 51.2 μs       |
| 1 | 2 <sup>14</sup> /fch (FRC13) | 819.2 μs      |

### [bit3]:DINV

This is the polarity control bit of the DFG input signal.

| 0 | Input through   |
|---|-----------------|
| 1 | Input inversion |

### [bit2]:DPGD

It is DPG input edge detection flag.

| 0 | DPG Input None |
|---|----------------|
| 1 | DPG input      |

#### [bit1]:DPCLR

This is the clear bit of DPG input edge detection flag.

| 0 | Clear the DPGD flag. |
|---|----------------------|
| 1 | None                 |

The read value of this bit is always "1".

### [bit0]:DPGE

This is the initialization control bit for the programmable divider using DPG input.

| 0 | Not initialize by DPG input |
|---|-----------------------------|
| 1 | Initialize by DPG input     |

### Drum Input Control Register (DRMDVC)

### Figure 6.3-4 Drum Input Control Register (DRMDVC)

| bit              | 7 | 6 | 5 | 4 | 3    | 2    | 1    | 0    | _ Initial value |
|------------------|---|---|---|---|------|------|------|------|-----------------|
| Address: 000054н | - | - | - | _ | DIV3 | DIV2 | DIV1 | DIV0 | ] XXXXв         |
| Access →         | _ | _ | _ | _ | _    | R/W  | R/W  | R/W  | _               |

[bit7 to 4]:

It is an unused bit.

[bit3 to 0]:DIV3 to 0

Division control of the drum input and edge detection control are performed by the set value.

| Set value       | Division control      | Edge detection        |
|-----------------|-----------------------|-----------------------|
| 00 <sub>H</sub> | None                  | Both edge detection   |
| 01 <sub>H</sub> | 1-frequency division  |                       |
| 02 <sub>H</sub> | 2-frequency division  |                       |
| 03 <sub>H</sub> | 3-frequency division  |                       |
| to              | to                    | Rising edge detection |
| 0D <sub>H</sub> | 13-frequency division |                       |
| 0E <sub>H</sub> | 14-frequency division |                       |
| 0F <sub>H</sub> | 15-frequency division |                       |

### Drum Mask Timer Control Register (DRMMTC)

| bit              | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   | Initial value |
|------------------|-----|-----|-----|-----|-----|-----|-----|-----|---------------|
| Address: 000055H | D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  | XXXX XXXXB    |
| Access →         | R/W | -             |

#### Figure 6.3-5 Drum mask timer control register (DRMMTC)

[bit7 to 0]:D7 to 0

The masking period control of the drum input is performed by the set value.

When  $\Phi$  is specified as the clock cycle time selected by the mask timer clock select (CS) bit of the drum control register, and N is specified as the set value, the drum input masking period TM is as follow.

TM=  $\Phi$ MT × N ±  $\Phi$ MT/2. However, N is set to 0, the mask processing does not perform.

### Operation of Drum Input

#### 4-bit Programmable divider

The programmable divider can perform division within the range 1 to 15 using the value set to the drum input control register (DRMDVC).

Refer to the capstan input section for operation of the programmable divider.

Rewriting the DINV bit affects the programmable divider operation. Prior to perform rewriting, some kind of action should be performed, such as masking the capture input.

### Initialization of programmable divider by DPG input

The programmable divider is initialized by the rising edge of the DPG input if DPG input is enabled.

Figure 6.3-6 shows the initialization operation by DPG input and the set timing of DPG detection flag.



### Figure 6.3-6 Timing diagram of initialization operation by DPG input

### 6.4 Reel Input

The reel input section comprises of the 8-bit programmable divider and mask timer. This section explains the register which controls the operation of each section.

### Block Diagram of Reel Input



Figure 6.4-1 Block Diagram of Reel Input

### Register List of Reel Input





### Reel Control Register (RLC)

#### Figure 6.4-3 Reel Control Register (RLC) bit 7 6 5 4 3 2 1 0 Initial value Address: 000057H R1FCLR RL0D RL1D R1MTS R1MTCS **R0FCLR** ROMTS ROMTCS Х1Х0 Х1Х0в Access ----R W R R/W R W R R/W

### [bit7]:RL1D

This is the division FG edge detection flag during reel 1 masking.

| 0 | Without edge detection |
|---|------------------------|
| 1 | With edge detection    |

### [bit6]:R1FCLR

This is the edge detection flag clear bit during the reel 1 masking.

| 0 | Clear RL1D flag. |
|---|------------------|
| 1 | None             |

The read value of this bit is always "1".

### [bit5]:R1MTS

This is the reel 1 mask timer status flag.

| 0 | Mask released |
|---|---------------|
| 1 | Masking       |

### [bit4]:R1MTCS

This is clock source selection bit of reel 1 mask timer.

|   | Selection Clock              | in fch:@20MHz |
|---|------------------------------|---------------|
| 0 | 2 <sup>10</sup> /fch (FRC9)  | 51.2 μs       |
| 1 | 2 <sup>14</sup> /fch (FRC13) | 819.2 μs      |

### [bit3]:RL0D

This is the division FG edge detection flag during the reel 0 masking.

| 0 | Without edge detection |
|---|------------------------|
| 1 | With edge detection    |

### [bit2]:R0FCLR

This is the edge detection flag clear bit during the reel 0 masking.

| 0 | Clear RL0D flag |
|---|-----------------|
| 1 | None            |

The read value of this bit is always "1".

#### [bit1]:R0MTS

This is the reel 0 mask timer status flag.

| 0 | Mask released |
|---|---------------|
| 1 | Masking       |

### [bit0]:R0MTCS

This is clock source selection bit of reel 0 mask timer.

|   | Selection Clock              | in fch:@20MHz |
|---|------------------------------|---------------|
| 0 | 2 <sup>10</sup> /fch (FRC9)  | 51.2 µs       |
| 1 | 2 <sup>14</sup> /fch (FRC13) | 819.2 μs      |

### ■ Reel Input Control Register (RLxDVC)

### Figure 6.4-4 Reel input control register (RLxDVC)



[bit7 to 0]:DIV7 to 0

Division control of the drum input and edge detection control are performed by the set value.

| Set value       | Division control       | Edge detection        |
|-----------------|------------------------|-----------------------|
| 00 <sub>H</sub> | None                   | Both edge detection   |
| 01 <sub>H</sub> | 1-frequency division   |                       |
| 02 <sub>H</sub> | 2-frequency division   |                       |
| 03 <sub>H</sub> | 3-frequency division   |                       |
| to              | to                     | Rising edge detection |
| FD <sub>H</sub> | 253-frequency division |                       |
| FE <sub>H</sub> | 254-frequency division |                       |
| FF <sub>H</sub> | 255-frequency division |                       |

### Reel Mask Timer Control Register (RLxMTC)



### Figure 6.4-5 Reel mask timer control register (RLxMTC)

The masking period control of the reel input is performed by the set value. When  $\Phi$ MT is specified as the clock cycle time selected by the mask timer clock select (CS) bit of the reel control register, and N is specified as the set value, the drum input masking period TM is as follow.

 $TM = \Phi MT \times N \pm \Phi MT/2$ . However, N is set to 0, the mask processing does not perform.

### Operation of Reel Input

Refer to "6.2 Capstan Input" for the 8-bit programmable divider and mask timer operations.

CHAPTER 6 FG Input

# CHAPTER 7 FRC Capture

This chapter describes an outline of the FRC capture section, the register configuration/functions, and each input section operation.

- 7.1 Overview of FRC Capture
- 7.2 Register of FRC Capture
- 7.3 Operation of FRC Capture

### 7.1 Overview of FRC Capture

### The FRC capture section has built-in 24-bit free-run counter and uses FIFO format.

### ■ Feature of FRC Capture

- Built-in 24-bit free-run counter (Minimum resolution 50 ns:@20 MHz)
- Built-in FIFO (Data 21-bit x 8, factor 8-bit x 8)

### Register List of FRC Capture

|          | bit     | 7← (  | )                              |
|----------|---------|-------|--------------------------------|
| Address: | 000060н |       |                                |
|          | 000061н | FRCD2 | ]                              |
|          | 000062н | FRCD1 | FRC count data register        |
|          | 000063н | FRCD0 |                                |
|          | 000064н | CIC1  |                                |
|          | 000065н | CIC0  | Capture input control register |
|          | 000066н |       | -                              |
|          | 000067н | CAPC  | Capture control register       |
|          | 000068н | CAPS  | Capture source register        |
|          | 000069н | CAPD2 |                                |
|          | 00006Ан | CAPD1 | Capture data register          |
|          | 00006Вн | CAPD0 |                                |

### Figure 7.1-1 Register list of FRC capture

### ■ Block Diagram of FRC Capture



### Figure 7.1-2 Block diagram of FRC capture

### 7.2 Register of FRC Capture

### This section shows the register configuration/functions of the FRC capture.

### ■ Capture Input Control Register (CIC1, CIC0)

Capture input control register (CIC1)

### Figure 7.2-1 Capture input control register (CIC1)



[bit7]:FCIF

It is capture request detection and interrupt request flag.

| 0 | No capture request     |
|---|------------------------|
| 1 | Detect capture request |

#### [bit6]:FCLR

It is capture request detection flag clear bit.

| 0 | Clear CIF flag. |
|---|-----------------|
| 1 | None            |

The read value of this bit is always "1".

### [bit5]:FCIE

It is interrupt request enable bit.

| 0 | Interdiction |
|---|--------------|
| 1 | Permission   |

[bit4, 3]:

It is an unused bit.

[bit2]:EIV2

It is EXI2 input edge detection polarity selection bit.

| 0 | Falling edge detection |
|---|------------------------|
| 1 | Rising edge detection  |

### [bit1]:EIV1

It is EXI1 input edge detection polarity selection bit.

| 0 | Falling edge detection |
|---|------------------------|
| 1 | Rising edge detection  |

### [bit0]:EIV0

It is EXI0 input edge detection polarity selection bit.

| 0 | Falling edge detection |
|---|------------------------|
| 1 | Rising edge detection  |

Capture input control register (CIC0)

### Figure 7.2-2 Capture input control register (CIC0)

| bit              | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    | Initial value |
|------------------|------|------|------|------|------|------|------|------|---------------|
| Address: 000065н | RF1E | RF0E | CFGE | DFGE | EI2E | EI1E | EI0E | SOFT | 0000 0000в    |
| Access →         | R/W  | W    | •             |

### Note:

Do not use the read modify write command on this register.

### [bit7]:RF1E

It is DVRFG1 input control bit.

| 0 | Input interdiction |
|---|--------------------|
| 1 | Input permission   |

### [bit6]:RF0E

It is DVRFG0 input control bit.

| 0 | Input interdiction |
|---|--------------------|
| 1 | Input permission   |

### [bit5]:CFGE

It is DVCFG input control bit.

| 0 | Input interdiction |
|---|--------------------|
| 1 | Input permission   |

### [bit4]:DFGE

It is DVDFG input control bit.

| 0 | Input interdiction |
|---|--------------------|
| 1 | Input permission   |

### [bit3]:EI2E

It is EXI2 input control bit.

| 0 | Input interdiction                                                                |
|---|-----------------------------------------------------------------------------------|
| 1 | Input permission.<br>It is automatically to "0" by acceptance of capture request. |

### [bit2]:EI1E

It is EXI1 input control bit.

| 0 | Input interdiction                                                                |
|---|-----------------------------------------------------------------------------------|
| 1 | Input permission.<br>It is automatically to "0" by acceptance of capture request. |

### [bit1]:EI0E

It is EXI0 input control bit.

| 0 | Input interdiction                                                                |
|---|-----------------------------------------------------------------------------------|
| 1 | Input permission.<br>It is automatically to "0" by acceptance of capture request. |

### [bit0]:SOFT

It is software trigger generation bit.

| 0 | None                      |
|---|---------------------------|
| 1 | Generate capture request. |

The read value of this bit is always "0".

### ■ Capture Control Register (CAPC)



[bit7, 6, 5, 4]:

It is an unused bit.

[bit3]:FUL

It is FIFO full flag.

| 0 | Status which affords to input the data to FIFO |
|---|------------------------------------------------|
| 1 | Status of FIFO full                            |

### [bit2]:EMP

It is FIFO empty flag.

| 0 | Status which data is remained in FIFO |
|---|---------------------------------------|
| 1 | Status of FIFO empty                  |

### [bit1]:CLR

It is FIFO clear control bit.

| 0 | None        |
|---|-------------|
| 1 | Clear FIFO. |

The read value of this bit is always "0".

[bit0]:INC

It is FIFO output control bit.

| 0 | None                      |
|---|---------------------------|
| 1 | Output next data on FIFO. |

The read value of this bit is always "0".

### ■ Capture Source Register (CAPS)



Reading this register enables the free run counter value (time) to be known.

### 7.3 Operation of FRC Capture

Up to eight capture data can be fetched in FIFO. If a new capture request is generated while data is full, the former data will be updated with the new data. If a capture request is generated while the FIFO storage is empty, overhead for a maximum of "fch x 18 cycles" (10 cycles from the CIF set) will be generated until data setup (readable status).

### Controlling Method of FIFO

Latching the data in FIFO is performed the following procedure.

- 1. When EMP bit is "0", read the data.
- 2. Writes the INC bit to "1". Therefore, next data in FIFO is ready. (Maximum of fch x 5 cycles)
- 3. Checks the EMP bit and EMP=0: Returns to 2) to extract the following data. EMP=1: Completes all data reading.

To initialize FIFO and dispose of data within FIFO storage, writing "1" to the FIFO clear bit initializes the FIFO.



### Figure 7.3-1 Operation timing diagram of FIFO

### Capture Data

The lowest 3 bits of the capture data will be valid only when the DFG bit of the capture source register is "1". When the DFG bit is "0", masks the lowest 3 bits after reading the capture data.

### Reading of FRC Count Data

Use the word access command to read the counter data. When the half-word access command is read, after reading the counter data subordinate, read the superior data.

Correct values cannot be read using byte access commands. The top byte read by the word access command is invalid data, so execute mask processing.

CHAPTER 7 FRC Capture
# CHAPTER 8 Programmable Pulse Generator (PPG0, 1)

This chapter describes an outline of the programmable pulse generator (PPG0, 1), the register configuration/ functions, and their operation.

- 8.1 Overview of Programmable Pulse Generator (PPG0, 1)
- 8.2 Register of Programmable Pulse Generator (PPG0, 1)
- 8.3 PPG Data RAM
- 8.4 Configuration of Frame Data
- 8.5 Operation of PPG

# 8.1 Overview of Programmable Pulse Generator (PPG0, 1)

The programmable pulse generators (PPG0, 1) have built-in buffer RAM (PPG0: 256 bytes, PPG1: 64 bytes) and A/DC hard start function.

# ■ Feature of Programmable Pulse Generator (PPG0, 1)

- Built-in buffer RAM (PPG0: 256 bytes, PPG1: 64 bytes)
- Output timing precision 800 ns(@20 MHz)
- Built-in A/D converter hard start function

#### Block Diagram of Programmable Pulse Generator (PPG0, 1)







Figure 8.1-2 Block diagram of programmable pulse generator (PPG0, 1)

# ■ Register List of Programmable Pulse Generator (PPG0, 1)



#### Figure 8.1-3 Register list of programmable pulse generator (PPG0, 1)

# 8.2 Register of Programmable Pulse Generator (PPG0, 1)

# The register configuration/functions of the programmable pulse generator (PPG0, 1) are described.

# ■ PPGx Control Register (PPGxC)



|--|

#### [bit3]:IF

It is output timing data match interrupt request flag.

| 0 | Not match |
|---|-----------|
| 1 | Match     |

#### [bit2]:FCLR

It is interrupt request flag clear bit.

| 0 | Clear IF. |
|---|-----------|
| 1 | None      |

The read value of this bit is always "1".

#### [bit1]:IE

It is interrupt enable bit.

| 0 | Interrupt interdiction |
|---|------------------------|
| 1 | Interrupt permission   |

#### [bit0]:ST

It is PPG start bit.

| 0 | PPG stop  |
|---|-----------|
| 1 | PPG start |

# Timing Data Register (PPGxT)



#### Figure 8.2-3 Timing data register (PPGxTL)



When the timing data register is updated continuously, write new data after 18/fch or more has passed after writing.

Do not use the byte access command to access the register.

# ■ Start Address Setting Register (PPGxSA)

#### Figure 8.2-4 Start address setting register (PPGxSA)



[bit7 to 0]:A7 to 0

The set address will be the PPG output starting frame data address, and the read value will be the frame data address to be output next.

#### Table 8.2-1 Relationship between start address and data RAM

| Set value       | Data RAM Address    |                     |
|-----------------|---------------------|---------------------|
| Set value       | PPG0                | PPG1                |
| 00 <sub>H</sub> | 000200 <sub>H</sub> | 000380 <sub>H</sub> |
| 02 <sub>H</sub> | 000202 <sub>H</sub> | 000382 <sub>H</sub> |
| 04 <sub>H</sub> | 000204 <sub>H</sub> | 000384 <sub>H</sub> |
| to              | to                  |                     |
| 3C <sub>H</sub> | 00023C <sub>H</sub> | 0003BC <sub>H</sub> |
| 3E <sub>H</sub> | 00023E <sub>H</sub> | 0003BE <sub>H</sub> |
| 40 <sub>H</sub> | $000240_{\rm H}$    | -                   |
| 42 <sub>H</sub> | 000242 <sub>H</sub> | -                   |
| 44 <sub>H</sub> | 000244 <sub>H</sub> |                     |
| to              | to                  | -                   |
| FC <sub>H</sub> | 0002FC <sub>H</sub> |                     |
| FE <sub>H</sub> | 0002FE <sub>H</sub> | -                   |

# 8.3 PPG Data RAM

This section shows the relationship between the PPG data RAM and frame.

#### Relationship between PPG Data RAM and Frame





# 8.4 Configuration of Frame Data

Each frame is made up of 2-byte length output timing data (OTD) that specifies the output time and n x 2-byte length output pattern data (OPDx) that specifies the output value.

In terms of the PPG0 frame configuration, 4 bytes (32 bits) of output pattern data exist, which is a 6 bytes per frame configuration; and for PPG1, 2 bytes (16 bits) of output pattern data exist, which is a 4 bytes per frame configuration.

# PPG0 Frame Data



#### Figure 8.4-1 PPG0 Frame data

[TD15-0]: Output timing data

# PPG1 Frame Data

#### Figure 8.4-2 PPG1 Frame data



[TD15-0]: Output timing data

# The operation of PPG has output and start operation.

#### Output Operation of PPG

Clears the relative counter when the values set to the timing data register (PPGxTH, PPGxTL) and the FRC value match, and after loading the value of the address set register to the memory address counter, retains the 1st field data of data RAM (output timing data, output data) in the output timing data latch and output data latch.

The retained output data is transferred to the output latch by the rising edge of the relative counter clock under the cycle whose relative counter and output timing data match, and the 2nd field data is newly retained in each latch.



Figure 8.5-1 Output operation of PPG

Figure 8.5-2 PPG output detail timing





#### Figure 8.5-3 Operation timing of PPG

#### ■ Start Operation of PPG

The PPG starts operation by setting "1" to the start bit. The initial operation is performed as follow.

- Clears the relative counter and loads the initial address in synchronization with the falling edge of the FRC clock after starting.
- Reads the frame data indicated by the initial address, sets data to each latch of OTD and ODL, and the status will be compare match wait for the OTD value and relative counter value.
- When compare match is detected, transfers the ODL value to the output latch (OUTL) in synchronization with rising edge of the FRC clock, reads the next frame data, then updates each latch value of OTD and ODL, while the status is compare match wait. (This operation is performed repeatedly.)

#### Update Timing Data Register

When timing data is updated during PPG operation, the next data should be written after FRC3 x 2 or longer has passed after writing the register.

#### Precaution when Clear IF Flag

Do not perform clearing of IF flag and interrupt enable (IE=1) concurrently. Enables interrupts after clearing the IF flag.

# CHAPTER 9 Real Timing Generator (RTG)

This chapter describes an outline of the real timing generator (RTG), the register configuration/functions, and their operation.

- 9.1 Overview of Real Timing Generator (RTG)
- 9.2 Register of Real Timing Generator (RTG)
- 9.3 Operation of Real Timing Generator (RTG)

# 9.1 Overview of Real Timing Generator (RTG)

# The real timing generator (RTG) has 3 built-in circuits, namely real timing generators 0 to 2 (RTG0 to 2).

# Feature of Real Timing Generator (RTG)

- Contain 3 RTG circuit
- Output timing accuracy selectable 400 ns/800 ns
- 5 timing outputs

# ■ Block Diagram of Real Timing Generator (RTG)







Figure 9.1-2 Block diagram of real timing generator (RTG)

# Register List of Real Timing Generator (RTG)

|          | bit     | 7← 0   |                           |
|----------|---------|--------|---------------------------|
| Address: | 000034н | RTG0C  | RTG0 Control register     |
|          | 000035н | RTG0D  | RTG0 Output data register |
|          | 000036н | RTG0TH | RTG0 Timing data register |
|          | 000037н | RTG0TL |                           |
|          |         |        |                           |
|          | 000038н | RTG1C  | RTG1 Control registe      |
|          | 000039н | RTG1D  | RTG1 Output data register |
|          | 00003Ан | RTG1TH | PTG1 Timing data register |
|          | 00003Вн | RTG1TL |                           |
|          |         |        | -                         |
|          | 00003Сн | RTG2C  | RTG2 Control registe      |
|          | 00003Dн | RTG2D  | RTG2 Output data register |
|          | 00003Ен | RTG2TH | RTG2 Timing data register |
|          | 00003Fн | RTG2TL |                           |

# Figure 9.1-3 Register list of Real Timing Generator (RTG)

# The register configuration/functions of the real timing generator (RTG) are described.

# RTGx Control Register (RTGxC)



[bit7]:IF

It is output timing data match interrupt request flag.

| 0 | Not match |
|---|-----------|
| 1 | Match     |

#### [bit6]:FCLR

It is interrupt request flag clear bit.

| 0 | Clear IF. |
|---|-----------|
| 1 | None      |

The read value of this bit is always "1".

#### [bit5]:IE

It is interrupt enable bit.

| 0 | Interrupt interdiction |
|---|------------------------|
| 1 | Interrupt permission   |

#### [bit4]:OUTE

It is output enable bit.

| 0 | RTG output interdiction (Low output fixed) |
|---|--------------------------------------------|
| 1 | RTG output enable                          |

#### [bit3]:TSEL

It is timing accuracy selection bit of RTG section (RTG0 to 2).

| 0 | 400 ns accuracy (in fch=@20 MHz) |
|---|----------------------------------|
| 1 | 800 ns accuracy (in fch=@20 MHz) |

This bit exists with the RTG0 only, and it affects the timing accuracy of all RTGs. [bit2]:CLR

It is FIFO initialization bit.

| 0 | None        |
|---|-------------|
| 1 | Clear FIFO. |

The read value of this bit is always "0".

[bit1]:FUL

It is FIFO full flag.

| 0 | FIFO empty status |
|---|-------------------|
| 1 | FIFO full status  |

[bit0]:EMP

It is FIFO empty flag.

| 0 | Data is remained in FIFO |
|---|--------------------------|
| 1 | FIFO empty status        |

# Output Data Register (RTGxD)





Data written to this register will be the RTG output data. Reading value is read that the RTG is current output data. In terms of the RTG output, the value logically added (OR) per bit of each channel is output.

# Timing Data Register (RTGxT)



It is a register to set the output time of the RTG output. Writing this register sets the value set by the output data register in FIFO format.

# 9.3 Operation of Real Timing Generator (RTG)

# Initiation procedure of the real timing generator (RTG) and RTG output timing are described.

#### ■ Initiation Procedure of Real Timing Generator (RTG)

- 1. Performs the initialization of control register.
- 2. Set the output data to RTGxD. In this case, do not use the command with RMW.
- 3. Set the output time to RTGxTH, L. In this case, the output data set by 2) is transferred to FIFO and EMP flag becomes 0. 3 machine cycles are required for the EMP flag to be determined after setting the output time. So if the flag is to be checked immediately after setting the output time, test should be carried out after executing dummy read, etc.

#### Notes:

- Do not use word access commands to set the output data and output time.
- Use half-word access commands to set the output time.
- Prior to setting up the output time, set up the output data.



#### Figure 9.3-1 Operation timing of FIFO

# ■ RTG Output Timing



Figure 9.3-2 Output timing of RTG

CHAPTER 9 Real Timing Generator (RTG)

# CHAPTER 10 Timer

This chapter describes an outline of the timer section, the register configuration/functions, and timer section operation.

- 10.1 Overview of Timer
- 10.2 Overview of 16-bit Timer (Timer 0 to 4)
- 10.3 Register of 16-bit Timer (Timer 0 to 4)
- 10.4 Operation of 16-bit Timer (Timer 0 to 4)
- 10.5 Overview of 8-/16-bit Timer/Counter
- 10.6 Register of 8-/16-bit Timer/Counter
- 10.7 Operation of 8-/16-bit Timer/Counter

# **10.1** Overview of Timer

The timer section comprises of a 16-bit timer and 8-/16-bit timer/counter.

#### Feature of Timer

- 16-bit x 4ch
- 16-bit timer/counter x 1ch (with square wave output)
- 8-/16-bit timer/counter x 1ch (with square wave output)

# ■ Configuration of Timer



# Figure 10.1-1 Block diagram of Timer

# Register List of Timer

|          | bit     | 15 ← 8 | 7 ← → 0 |                        |
|----------|---------|--------|---------|------------------------|
| Address: | 000070н | TO     | CD      |                        |
|          | 000072н | TOI    | DR      | Timer 0 (16 bit Timer) |
|          | 000074н | TO     | CR      |                        |
|          | 000076н | T10    | CR      |                        |
|          | 000078н | T1(    | CD      | Timer 1 (16 bit Timer) |
|          | 00007Ан | T1I    | DR      |                        |
|          | 00007Сн | T20    | CD      |                        |
|          | 00007Ен | T2I    | DR      | Timer 2 (16 bit Timer) |
|          | 000080н | T20    | CR      |                        |
|          | 000082н | Т3(    | CR      |                        |
|          | 000084н | T3(    | CD      | Timer 3 (16 bit Timer) |
|          | 000086н | T3I    | DR      |                        |
|          | 000088н | T4(    | CD      |                        |
|          | 00008Ан | T4I    | DR      | Timer 4 (16 bit Timer) |
|          | 00008Сн | T40    | CR      |                        |
|          | 00008EH | T5CR1  | T5CR0   |                        |
|          | 000090н | T5DR1  | T5DR0   | Timer 5 (16 bit Timer) |
|          | 000092н | T5CD1  | T5CD0   | ]                      |

# Figure 10.1-2 Register list of Timer

# 10.2 Overview of 16-bit Timer (Timer 0 to 4)

16-bit timer (timer 0 to 4) can be select from 4 clocks.

# ■ Block Diagram of 16-bit Timer (Timer 0 to 4)



Download from Www.Somanuals.com. All Manuals Search And Download.

# Register List of 16-bit Timer (Timer 0 to 4)

|         | bit     | 15 ← 8 | 37 ← → 0 |   |
|---------|---------|--------|----------|---|
| Address | 000070н | TOCDH  | T0CDL    | Т |
|         | 000072н | TODRH  | T0DRL    | Т |
|         | 000074н | T0CRH  | T0CRL    | Т |
|         | 000076н | T1CRH  | T1CRL    | Т |
|         | 000078н | T1CDH  | T1CDL    | Т |
|         | 00007Ан | T1DRH  | T1DRL    | Т |
|         | 00007Сн | T2CDH  | T2CDL    | Т |
|         | 00007Ен | T2DRH  | T2DRL    | Т |
|         | 000080н | T2CRH  | T2CRL    | Т |
|         | 000082н | T3CRH  | T3CRL    | Т |
|         | 000084н | T3CDH  | T3CDL    | Т |
|         | 000086н | T3DRH  | T3DRL    | Т |
|         | 000088н | T4CDH  | T4CDL    | Т |
|         | 00008Ан | T4DRH  | T4DRL    | Т |
|         | 00008Сн | T4CRH  | T4CRL    | Т |

#### Figure 10.2-2 Register list of 16-bit timer (timer 0 to 4)

Timer 0 Count Data Register Timer 0 Data Register Timer 0 Control Register Timer 1 Control Register Timer 1 Count Data Register Timer 1 Data Register Timer 2 Count Data Register Timer 2 Control Register Timer 3 Control Register Timer 3 Count Data Register Timer 3 Data Register Timer 4 Count Data Register Timer 4 Data Register

# 10.3 Register of 16-bit Timer (Timer 0 to 4)

#### Register configuration/functions of 16-bit timer (timer 0 to 4) is shown.

# ■ Timer Control Register L (TxCRL)



[bit7 to 5]:

It is an unused bit.

#### [bit4]:LREQ

It is timer data load request bit.

| 0 | None                                                                                           |
|---|------------------------------------------------------------------------------------------------|
| 1 | Load request is performed timer data to compare latch and output compare data to output latch. |

#### Always read "0" at reading.

#### [bit3]:LFLG

It is timer data load complete flag bit.

| 0 | Timer data load complete.          |
|---|------------------------------------|
| 1 | Timer data load does not complete. |

#### [bit2]:TC1

#### [bit1]:TC0

There are clock source selection bit. Timer 0 to 4 is as follow.

#### Table 10.3-1 Timer 0 to 3

| TC1 | TC0 | Selection Clock |                             | Clock cycle time<br>(fch:@20MHz) |
|-----|-----|-----------------|-----------------------------|----------------------------------|
| 0   | 0   |                 | 2 <sup>4</sup> /fch (FRC3)  | 0.8 µs                           |
| 0   | 1   | Internal clock  | 2 <sup>6</sup> /fch (FRC5)  | 3.2 µs                           |
| 1   | 0   |                 | 2 <sup>8</sup> /fch (FRC7)  | 12.8 µs                          |
| 1   | 1   |                 | 2 <sup>10</sup> /fch (FRC9) | 51.2 µs                          |

Table 10.3-2 Timer 4

| TC1 | TC0 | Selection Clock |                            | Clock cycle time<br>(fch:@20 MHz) |
|-----|-----|-----------------|----------------------------|-----------------------------------|
| 0   | 0   |                 | 2 <sup>4</sup> /fch (FRC3) | 0.8 µs                            |
| 0   | 1   | Internal clock  | 2 <sup>6</sup> /fch (FRC5) | 3.2 µs                            |
| 1   | 0   |                 | 2 <sup>8</sup> /fch (FRC7) | 12.8 µs                           |
| 1   | 1   | External clock  | EC4                        | Min ***** µs                      |

\*:fch: source oscillation frequency

[bit0]:TSTR

#### Table 10.3-3 Timer operation enable bit

| 0 | Timer operation stop     |
|---|--------------------------|
| 1 | Enabling timer Operation |

# ■ Timer Control Register H (TxCRH)



[bit2]:FCLR

It is match detection flag clear bit.

| 0 | Clear match detection flag. |
|---|-----------------------------|
| 1 | None                        |

Always read "1" at reading.

#### [bit1]:IFLG

It is match detection flag.

| 0 | No match detection |
|---|--------------------|
| 1 | Match detection    |

[bit0]:TIE

It is interrupt enable bit.

| 0 | Interrupt interdiction |
|---|------------------------|
| 1 | Interrupt permission   |

# ■ Timer Data Register H, L (TxDRH, TxDRL)



The counter is cleared by the register that sets the value to be compared with the counter value when matched with the counter value.

# ■ Timer Count Register H, L (TxCDH, TxCDL)



# 10.4 Operation of 16-bit Timer (Timer 0 to 4)

In terms of the 16-bit timer, the internal clock can be selected from four types by setting the clock source selection bit (TC1, TC0) of the timer control register (TxCRL). The timer data register (TxDRH, TxDRL) will be the one used for setting the interval time, and reading the timer count data register (TxCDH, TxCDL) enables the timer count value to be known.

#### Operation of 16-bit Timer (Timer 0 to 4)

When the timer starts up, counting begins after the counter is cleared to " $0000_{\text{H}}$ " by writing "1" to the timer start bit (TSTR) of the timer control register "L" after setting the interval time to the timer data register. The compare latch of the timer data register is loaded immediately after writing if the timer is suspended.

Matching the counter value with the set value of the compare latch sets the match detection flag (IFLG) to "1". In this case, the counter is cleared to " $0000_{\text{H}}$ " if the load request flag is set, the data register value is loaded to the compare latch, and counting continues. In terms of the interval time "T", when "n" is selected as the data register set value, and " $\phi$ " is selected as the selection clock, the interval time "T" becomes below.

 $T=\Phi \times (n+1)$  The toggle output frequency fTO is as follow.

 $fTO=1/{\Phi \times (n+1) \times 2}$ 



#### Figure 10.4-1 Operation of 16-bit timer

# External Clock Mode (Only Timer 4)

The external clock input is selected as the external clock mode by the clock source selection bit (TC1, TC0) of the timer control register (T4CR).

In order to start up the timer, writing "1" to the T4CR timer start bit (TSTR) clears the counter, and then counting starts. The number of events can be found by reading the count data register (T4CD).

Figure 10.4-2 External Clock Mode operation



#### 3 internal and 1 external clock input can be selected.

#### Feature of 8-/16-bit Timer/Counter

- 3 internal and 1 external clock input can be selected.
- Usable as an 8-bit timer/counter and 8-bit timer under 8-bit 2ch mode.
- Usable as 16-bit timer/counter under 16-bit mode.
- Square wave output function

#### Block Diagram of 8-/16-bit Timer/Counter



Figure 10.5-1 Block diagram of 8-/16-bit Timer/Counter

# ■ Register List of 8-/16-bit Timer/Counter

|          | bit     | 15 ← 8 | $7 \longleftrightarrow 0$ |                            |
|----------|---------|--------|---------------------------|----------------------------|
| Address: | 00008Ен | TxCR1  | TxCR0                     | Timer Control Register 1,0 |
|          | 000090н | TxDR1  | TxDR0                     | Timer Data Register 1,0    |
|          | 000092н | TxCD1  | TxCD0                     | Count Data Register 1,0    |
|          |         |        |                           |                            |

# Figure 10.5-2 Register list of 8-/16-bit Timer/Counter

# Register configuration/functions of 8-/16-bit timer/counter is shown.

# ■ Timer Control Register 1 (TxCR1)



#### [bit7]:TIF1

It is compare match detection flag bit.

| 0 | Compare match does not generate. |
|---|----------------------------------|
| 1 | Compare match generates.         |

#### [bit6]:TFCR1

It is compare match detection flag clear bit.

| 0 | Clear compare match detection flag. |
|---|-------------------------------------|
| 1 | None                                |

The read value of this bit is always "1".

[bit5]:TIE1

It is interrupt enable bit of timer 1.

| 0 | Interdiction |
|---|--------------|
| 1 | Permission   |

[bit4]:

It is an unused bit. [bit3]:TCS12 [bit2]:TCS11 [bit1]:TCS10

It is clock source selection bit of timer.

| TCS12 | TCS11 | TCS10 | Selection Clock source     | in fch = @20 MHz |
|-------|-------|-------|----------------------------|------------------|
| 0     | 0     | 0     | 2 <sup>4</sup> /fch (FRC3) | 0.8 µs           |
| 0     | 0     | 1     | 2 <sup>6</sup> /fch (FRC5) | 3.2 μs           |
| 0     | 1     | 0     | 2 <sup>8</sup> /fch (FRC7) | 12.8 μs          |
| 0     | 1     | 1     |                            |                  |
| 1     | 0     | 0     | - Setting disabled         |                  |
| 1     | 0     | 1     |                            |                  |
| 1     | 1     | 0     |                            |                  |
| 1     | 1     | 1     | 16-bit mode                | -                |

#### [bit0]:TSTR1

It is timer start bit.

| 0 | Operation stop                     |
|---|------------------------------------|
| 1 | Clear counter and start operation. |

# ■ Timer Control Register 0 (TxCR0)

#### Figure 10.6-2 Timer control register 0 (TxCR0)



[bit7]:TIF0

It is compare match detection flag bit.

| 0 | Compare match does not generate. |
|---|----------------------------------|
| 1 | Compare match generates.         |

#### [bit6]:TFCR0

It is compare match detection flag clear bit.

| 0 | Clear compare match detection flag. |
|---|-------------------------------------|
| 1 | None                                |

The read value of this bit is always "1".

# [bit5]:TIE0

It is interrupt enable bit of timer 0.

| 0 | Interdiction |
|---|--------------|
| 1 | Permission   |

# [bit4]:CINV

It is count clock reverse bit.

| 0 | Count up by falling of selection clock source. |
|---|------------------------------------------------|
| 1 | Count up rising of selection clock source.     |

# [bit3]:TCS02

[bit2]:TCS01

# [bit0]:TCS00

It is clock source selection bit.

| TCS02 | TCS01 | TCS00 | Selection Clock source     | in fch = @20 MHz |
|-------|-------|-------|----------------------------|------------------|
| 0     | 0     | 0     | 2 <sup>4</sup> /fch (FRC3) | 0.8 μs           |
| 0     | 0     | 1     | 2 <sup>6</sup> /fch (FRC5) | 3.2 µs           |
| 0     | 1     | 0     | 2 <sup>8</sup> /fch (FRC7) | 12.8 μs          |
| 0     | 1     | 1     |                            |                  |
| 1     | 0     | 0     | - Setting disabled         |                  |
| 1     | 0     | 1     |                            |                  |
| 1     | 1     | 0     |                            |                  |
| 1     | 1     | 1     | External Clock Mode        | -                |

# [bit0]:TSTR0

It is timer start bit.

| 0 | Operation stop                     |
|---|------------------------------------|
| 1 | Clear counter and start operation. |

# ■ Timer Data Register 1, 0 (TxDR1, TxDR0)



The timer data register value is loaded to the compare latch, and used as data compared to the counter value. Use the setting of the interval time under the timer mode. Also used to set the number of events to be detected under the external clock mode.

# ■ Count Data Register (TxCD1, TxCD0)



Read operation under the timer/counter mode reads the counter value.

# In terms of 8-/16-bit timer/counter operations, there are controls for the 8-bit internal clock mode, 8-bit external clock mode (event counter), and 16-bit mode.

#### Operation in 8-bit Internal Clock Mode

In terms of the 8-bit internal clock mode, the internal clock can be selected from seven types by setting the clock source selection bit (TCS02, TCS01, TCS00) (TCS12, TCS11, TCS10) of the timer control register 0, 1 (TxCR0, TxCR1). The timer data register 0, 1 (TxDR0, TxDR1) will be the register for setting the interval time.

When the timer starts up, writing "1" to the timer start bit (TSTR0, TSTR1) of the timer control register after setting the interval time to the data register clears the counter to " $00_{\text{H}}$ ", and loads the data register value to the compare latch. Then counting starts.

When the counter value matches the compare latch value, "1" is set as the compare match detection flag (TIF0, TIF1). In this case, the counter is cleared to " $00_{\text{H}}$ ", and the data register value is reloaded to the compare latch, and counting continues. Also, the toggle output (TxOx) reverses the output per compare match.

When "n" is selected as the data register set value, and " $\Phi$ " is selected as the selection clock, the interval time "T" becomes below.

 $T = \Phi \times (n+1)$  The toggle output frequency fTO is as follow.

 $fTO=1/{\Phi \times (n+1) \times 2}$ 



#### Figure 10.7-1 Operation of Internal clock mode

#### Operation of 8-bit External Clock Mode (Event Counter)

The external clock mode is used to select the external clock input using the clock source selection bit (TCS02, TCS01, TCS00) of the timer control register 0 (TxCR0).

In order to start up the timer, writing "1" to the TxCR0 timer start bit (TSTR0) clears the counter, and then counting starts. The number of events can be found by reading the count data register (TxCDL).



#### Figure 10.7-2 Operation of external Clock Mode

#### ■ Control in 16-bit Mode

The 16-bit mode can be used as the 16-bit timer/counter in the same way as the 8-bit mode by setting each bit of the timer control register (TxCR1, TxCR1) as Figure 10.7-3.



Figure 10.7-3 Control in 16-bit mode

In terms of the 16-bit mode setting, set "111" to the TCS12, TCS11, and TCS10 bits of timer control register 1 (TxCR1).

In the 16-bit mode, timers are controlled by the timer control register 0 (TxCR0). As regards the data register in this case, TxDR1 is the superior byte and TxDR0 is the subordinate byte. For the count data register, TxCD1 is the superior byte and TxCD0 is the subordinate byte.

The selection of the clock source is performed in the TCS02, TCS01, and TCS00 bits of TxCR0. In order to start the timer, writing "1" to the TSTR0 bit of TxCR0 clears the counter, and counting starts.

When the counter value matches the compare latch value, the TIF0 bit of TxCR0 is set to "1". As above, under 16-bit mode, the timer 0 side function can be used as it is in the extended 16-bit format.

Refer to the "■Operation in 8-bit Internal Clock Mode, Operation of 8-bit external clock mode (Event counter)" for operations under 16-bit mode.
# CHAPTER 11 12-bit PWM

This chapter describes an outline of the PWM, the register configuration/functions, and the PWM operations.

- 11.1 Overview of 12-bit PWM
- 11.2 Register of 12-bit PWM
- 11.3 Operation of 12-bit PWM

## 11.1 Overview of 12-bit PWM

# The 12-bit PWM has a 12-bit resolution using the duty control and added pulse based on the selectable basic frequency.

#### ■ Feature of 12-bit PWM

- 12-bit resolution (rate, multi-type)
- The conversion cycle can be selected: 0.2 ms/basic frequency 78.1 kHz (in fch:@20 MHz) and 0.4 ms/basic frequency 39.0 kHz (in fch:@20 MHz).

#### ■ Block Diagram of 12-bit PWM



Figure 11.1-1 Block Diagram of 12-bit PWM

#### ■ Register list of 12-bit PWM

Address:

| bit     | 15 ← 8 | $7 \longleftrightarrow 0$ |
|---------|--------|---------------------------|
| 000040н | -      | PWM0C                     |
| 000042н | PWM00н | PWM00L                    |
| 000044н | PWM01H | PWM01L                    |
| 000046н | PWM02H | PWM02L                    |
| 000048н | -      | PWM1C                     |
| 00004Ан | PWM10н | PWM10L                    |
| 00004Сн | PWM11H | PWM11L                    |
| 00004Ен | PWM12H | PWM12L                    |

#### Figure 11.1-2 Register list of 12-bit PWM

PWM0 Control Register PWM00 Data Register PWM01 Data Register PWM02 Data Register PWM1 Control Register PWM10 Data Register PWM11 Data Register PWM12 Data Register

## 11.2 Register of 12-bit PWM

#### Register configuration/functions of 12-bit PWM is shown.

#### PWMx Control Register (PWMxC)



[bit6 to 4]:

It is an unused bit.

[bit3]:STR

It is PWM operation enable bit.

| 0 | Operation disabled |
|---|--------------------|
| 1 | Operation enabled  |

#### [bit2]:CKS

It is clock select bit.

| 0 | 1/fch (fch: 50 ns in @20 MHz)  |
|---|--------------------------------|
| 1 | 2/fch (fch: 100 ns in @20 MHz) |

#### [bit1]:LFLG

It is load request flag to compare latch.

| 0 | No load request and complete load. |
|---|------------------------------------|
| 1 | Load request                       |

#### [bit0]:LREQ

It is load request bit.

| 0 | None                                       |
|---|--------------------------------------------|
| 1 | Load data register value to compare latch. |

The read value of this bit is always "0".

#### ■ PWMx0 to 2 Data Register (PWMDxx)



Use the half-word access command to write to this register.

(Byte access command cannot be write.)

# 11.3 Operation of 12-bit PWM

# The 12-bit PWM acquires a 12-bit resolution by inserting added pulse to the output waveform using the 8-bit and 4-bit counters.

#### Operation of 12-bit PWM

The 12-bit PWM is operated by the 8-bit and 4-bit counters. The 8-bit counter will be the basic frequency at the time of PWM conversion, and output waveform duty is specified by the duty control-bit of the data register. In terms of the conversion operation, this is repeated 16 times, and 12-bit resolution is acquired by inserting an added pulse to the specific position during repeated operation. Insertion position of the added pulse is specified by the added pulse control bit.

The PWM output waveform will be as Figure 11.3-1.



Figure 11.3-1 PWM operation waveform

A pulse is added when "1" is specified in accordance with the added pulse control bit value.

Table 11.3-1 Pulse Insert Position

| DATA              | Ins | ertic | on po | ositio | n of | add | ed p | ulse |   |   |   |   |   |   |   |   |
|-------------------|-----|-------|-------|--------|------|-----|------|------|---|---|---|---|---|---|---|---|
| 0000 <sub>B</sub> | -   | -     | -     | -      | -    | -   | -    | -    | - | - | - | - | - | - | - | - |
| 0001 <sub>B</sub> | -   | -     | -     | -      | -    | -   | -    | -    | 1 | - | - | - | - | - | - | - |
| 0010 <sub>B</sub> | -   | -     | -     | -      | 1    | -   | -    | -    | - | - | - | - | 1 | - | - | - |
| 0011 <sub>B</sub> | -   | -     | -     | -      | 1    | -   | -    | -    | 1 | - | - | - | 1 | - | - | - |
| 0100 <sub>B</sub> | -   | -     | 1     | -      | -    | -   | 1    | -    | - | - | 1 | - | - | - | 1 | - |
| 0101 <sub>B</sub> | -   | -     | 1     | -      | -    | -   | 1    | -    | 1 | - | 1 | - | - | - | 1 | - |
| 0110 <sub>B</sub> | -   | -     | 1     | -      | 1    | -   | 1    | -    | - | - | 1 | - | 1 | - | 1 | - |
| 0111 <sub>B</sub> | -   | -     | 1     | -      | 1    | -   | 1    | -    | 1 | - | 1 | - | 1 | - | 1 | - |
| 1000 <sub>B</sub> | -   | 1     | -     | 1      | -    | 1   | -    | 1    | - | 1 | - | 1 | - | 1 | - | 1 |
| 1001 <sub>B</sub> | -   | 1     | -     | 1      | -    | 1   | -    | 1    | 1 | 1 | - | 1 | - | 1 | - | 1 |
| 1010 <sub>B</sub> | -   | 1     | 1     | 1      | -    | 1   | -    | 1    | - | 1 | - | 1 | 1 | 1 | - | 1 |
| 1011 <sub>B</sub> | -   | 1     | -     | 1      | 1    | 1   | -    | 1    | 1 | 1 | - | 1 | 1 | 1 | - | 1 |
| 1100 <sub>B</sub> | -   | 1     | 1     | 1      | -    | 1   | 1    | 1    | - | 1 | 1 | 1 | - | 1 | 1 | 1 |
| 1101 <sub>B</sub> | -   | 1     | 1     | 1      | -    | 1   | 1    | 1    | 1 | 1 | 1 | 1 | - | 1 | 1 | 1 |
| 1110 <sub>B</sub> | -   | 1     | 1     | 1      | 1    | 1   | 1    | 1    | - | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| 1111 <sub>B</sub> | -   | 1     | 1     | 1      | 1    | 1   | 1    | 1    | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |

#### ■ Update procedure of PWM data

- 1. Waits for load completion when the load request flag (LFLG) is set.
- 2. Sets the set value to each data register and writes "1" to the load request bit (LREQ). →The load request flag (LFLG) is set. Do not update the data when LFLG is 1. It may cause the malfunction.
- 3. When the load is completed, and the LFLG is cleared. (The load operation generates 1/interval period of basic frequency.)

#### CHAPTER 11 12-bit PWM

# CHAPTER 12 8-bit Pulse Width Counter

This chapter describes an outline of the 8-bit pulse width counter, the register configuration/functions, and 8-bit pulse width counter operations.

- 12.1 Overview of 8-bit Pulse Width Counter
- 12.2 Register of 8-bit Pulse Width Counter
- 12.3 Operation of 8-bit Pulse Width Counter

# 12.1 Overview of 8-bit Pulse Width Counter

The 8-bit pulse width counter measures the pulse width by 400 ns accuracy.

#### Feature of 8-bit Pulse Width Counter

- Pulse width measurement accuracy 400 ns (in fch = @20 MHz)
- Mask input function

#### Block Diagram of 8-bit Pulse Width Counter





#### Register List of 8-bit Pulse Width Counter

#### Figure 12.1-2 Register list of 8-bit pulse width counter



## 12.2 Register of 8-bit Pulse Width Counter

#### The register configuration/functions of the 8-bit pulse width counter are mentioned.

#### PWC Control Register (PWCC)



#### [bit2]:CAPF

It is capture flag.

| 0 | No capture data. Capture enable status |
|---|----------------------------------------|
| 1 | Capture data. Capture disable status   |

#### [bit1]:MSKE

It is mask (PMSK) input enable bit.

| 0 | PMSK input interdiction |
|---|-------------------------|
| 1 | PMSK input permission   |

#### [bit0]:ST

It is PWC start bit.

| 0 | PWC stop. CAPF is fixed "1". |
|---|------------------------------|
| 1 | PWC Operation                |

#### ■ PWC Data Register (PWCD)





It is a register to store the measurement value of the pulse width.

### 12.3 Operation of 8-bit Pulse Width Counter

#### The pulse width counting operation of the 8-bit pulse width counter is described.

#### Pulse Input Mask Function

Pulse input (PMI) can be directly masked by the pulse mask input signal (PMSK).

In order to control PMI input by PMSK input, set "1" to the mask input enabled (MSKE) bit of the PWC control register (PWCC) for PMSK input enabled status. Therefore, the PMI input can be controlled by the PMSK input signal.

#### Pulse Width Count Operation

The PWC clears the counter value capture and counter at the rising edge of the PMI signal. The cleared counter continues the counting operation as it is, and when the counter value becomes " $FF_H$ ", counting stops, and retains that status until detecting the rising edge of the next PMI input.

In terms of the capture operation, when the capture flag (CAPF) is "0" (enabled status), capture is executed, whereas when CAPF is "1" (disabled status), capture is not executed. These operation shows in Figure 12.3-1.





#### CAPF Bit

The PWC initializes the CAPF bit to "1", when the ST bit is "0". In this case, do not clear the CAPF bit during the operation is stopped.

Clearing the CAPF bit must be executed after enabling the PWC operation.

CHAPTER 12 8-bit Pulse Width Counter

# CHAPTER 13 External Interrupt

External interrupt comprises of the key input interrupt and external interrupt sections. This chapter describes an outline of the external interrupt 1 (key input circuit) and external interrupt (INT0 to 2), and the register configuration/functions, and their operation.

- 13.1 Overview of External Interrupt
- 13.2 External Interrupt 1 (Key Input Circuit)
- 13.3 External Interrupt (INT0 to 2)

# **13.1** Overview of External Interrupt

# External interrupt comprises of the key input interrupt and external interrupt sections, and a total of 11 factors can be received.

#### Feature of External Interrupt

External interrupts comprise of the key input interrupt and external interrupt sections.

- External interrupt3 input
- Key input interrupt 8 input

### **13.2 External Interrupt 1 (Key Input Circuit)**

The external interrupt 1 (key input circuit) has 8 inputs.

Block Diagram of External Interrupt 1 (Key Input Circuit)



#### Figure 13.2-1 Block Diagram of Key input circuit

Register List of External Interrupt 1 (Key Input Circuit)

Figure 13.2-2 Register list of External interrupt 1 (Key input circuit)



#### ■ Key Input Control Register (KEYC)



#### Figure 13.2-3 Key input control register (KEYC)

[bit7 to 0]:KIE7 to 0

There are input enable bit of KEY7 to 0.

| 0 | KEY input interdiction |
|---|------------------------|
| 1 | KEY input permission   |

#### Key Input Status Register (KEYS)

#### Figure 13.2-4 Key input status register (KEYS)



[bit7 to 0]:KIS7 to 0

There are edge detection flag of KEY7 to 0.

| 0 | None                   |
|---|------------------------|
| 1 | Falling edge detection |

These flags are cleared by the read operation.

#### Operation of External Interrupt 1 (Key Input Circuit)

In order to use the key input, Port A input must be enabled. If Port A input is disabled while key input is enabled, a key input edge detection interrupt may be generated.

The key input sets the flip-flop when the input signal falling edge is detected. In this case, if the supported key input is enabled, an interrupt request is generated. The generated interrupt request can be also used to return from standby status, etc.

Do not use the bit operation command to read the key input status register.

#### The external interrupt (INT0 to 2) has 3 inputs.

#### Feature of External Interrupt (INT0 to 2)

- Each interrupt is independent vector.
- Usable for returning from standby.

#### Block Diagram of External Interrupt (INT0 to 2)



#### Register List of External Interrupt (INT0 to 2)





#### External Interrupt Enable Register (EIE)

#### Figure 13.3-3 External interrupt enable register (EIE)



[bit7 to 5]:INT2E to 0E

There are interrupt enable bits of INT2 to 0.

| 0 | Interrupt interdiction  |
|---|-------------------------|
| 1 | Interruption permission |

#### [bit4]:Test

It is test control bit.

Please set "0".

#### [bit3 to 1]:I2CLR to I0CLR

There are interrupt flag clear bits of INT2 to 0.

| 0 | The flag is clear. |
|---|--------------------|
| 1 | None               |

The read value of this bit is always "1".

[bit0]:

It is an unused bit.

#### External Interrupt Request Flag (EIF)

#### Figure 13.3-4 External interrupt request flag (EIF)



[bit7 to 4]:

It is an unused bit.

[bit3 to 1]:IF2 to 0

There are input edge detection flag of INT2 to 0.

| 0 | None                   |
|---|------------------------|
| 1 | Falling edge detection |

[bit0]:Test

It is test bit.

#### Operation of External Interrupt (INT0 to 2)

The external interrupt sets the interrupt request flag (IF2 to 0) when the falling edge of the input signal is detected. In this case, if the supported interrupt is enabled (INTxE=1), an interrupt request is generated to the interrupt controller, whereas if it is disabled, no interrupt request is generated.

The external interrupt can be used for returning the standby status.

Before enabling interrupts, clear the interrupt request flag.

CHAPTER 13 External Interrupt

# CHAPTER 14 Delayed Interrupt Module

This chapter describes an outline of the delayed interrupt module, the register configuration/functions, and delayed interrupt module operations.

- 14.1 Overview of Delayed Interrupt Module
- 14.2 Delayed Interrupt Control Register (DICR)
- 14.3 Operation of Delayed Interrupt Module

# 14.1 Overview of Delayed Interrupt Module

The delay interrupt module is used to generate interrupts for switching tasks. Using this module enables interrupt requests to the CPU to be generated or cancelled by the software.

#### Block Diagram of Delayed Interrupt Module





#### Register List of Delayed Interrupt Module





# 14.2 Delayed Interrupt Control Register (DICR)

#### The delay interrupt control register (DICR) controls delay interrupts.

#### Delayed Interrupt Control Register (DICR)



[bit7 to 1]:

It is an unused bit.

[bit0]:DLYI

It is EINT input edge detection flag.

#### Table 14.2-1

| 0 | Delayed interrupt factor cancellation and no request |
|---|------------------------------------------------------|
| 1 | Delayed interrupt factor generation                  |

This bit is controlled the generation or cancellation of the corresponding interrupt factor.

## 14.3 Operation of Delayed Interrupt Module

# Delay interrupts are used to generate interrupts for switching tasks. Using this function enables interrupt requests to the CPU to be generated or cancelled by the software.

#### ■ Interrupt Number

The delay interrupt is allocated to the interrupt factor supporting the largest interrupt number. It will be the interrupt factor that supports the interrupt number 63 (3FH) for this product comprising of 48 factors.

#### DLYI Bit of DICR

Writing "1" to this bit generates a delay interrupt factor. Also, writing "0" cancels a delay interrupt factor.

This bit is the same as the interrupt factor flag under general interrupts. Clear this bit within the interrupt routine, and simultaneously switch the task.

# CHAPTER 15 Interrupt Controller

This chapter describes an outline of the interrupt controller, the register configuration/functions, and the interrupt controller operations.

- 15.1 Overview of Interrupt Controller
- 15.2 Interrupt Control Register (ICRxx)
- 15.3 Operation of Interrupt Controller

## 15.1 Overview of Interrupt Controller

The interrupt controller comprises of the interrupt control register, interrupt priority decision circuit, interrupt level, and interrupt number generation sections, and controls interrupt reception and adjustment.

#### Block Diagram of Interrupt Controller





Notes:

- The DLYI in the figure means the delayed interrupt section. (For details, see "CHAPTER 14 ".)
- INT\* is the wake-up signal to the clock control sections during sleep/stop status.

### Register List of Interrupt Controller

|          | bit     | 7← (  | )                             |
|----------|---------|-------|-------------------------------|
| Address: | 000400н | ICR00 | Interrupt Control Register 00 |
|          | 000401н | ICR01 | Interrupt Control Register 01 |
|          | 000402н | ICR02 | Interrupt Control Register 02 |
|          | 000403н | ICR03 | Interrupt Control Register 03 |
|          | 000404н | ICR04 | Interrupt Control Register 04 |
|          | s       | S     | \$                            |
|          | 00042Вн | ICR43 | Interrupt Control Register 43 |
|          | 00042Сн | ICR44 | Interrupt Control Register 44 |
|          | 00042Dн | ICR45 | Interrupt Control Register 45 |
|          | 00042Ен | ICR46 | Interrupt Control Register 46 |
|          | 00042Fн | ICR47 | Interrupt Control Register 47 |

#### Figure 15.1-2 Register list of interrupt controller

# **15.2** Interrupt Control Register (ICRxx)

This is interrupt control register. One is set per interrupt input, and sets the interrupt level for the interrupt request to be supported.

#### ■ Interrupt Control Register (ICRxx)



Figure 15.2-1 Interrupt control register (ICRxx)

[bit4 to 0] ICR4 to 0

The interrupt level of the interrupt request to be supported is specified by the interrupt level setting bit.

When the interrupt level set to this register is the level mask value that has been set to the ILM register of the CPU or higher, the interrupt request is masked by the CPU side.

Initialized to  $11111_B$  by reset.

Table 15.2-1 is shown the interrupt-level setting bits that can be set and the corresponding interrupt levels.

#### Table 15.2-1 Level setting and corresponding interrupt levels

| ICR4 | ICR3 | ICR2 | ICR1 | ICR0 | Interrupt level |                               |  |
|------|------|------|------|------|-----------------|-------------------------------|--|
| 0    | 0    | 0    | 0    | 0    | 0               |                               |  |
| 0    | 1    | 1    | 1    | 0    | 14              | System reservation            |  |
| 0    | 1    | 1    | 1    | 1    | 15              | <b>▼</b>                      |  |
| 1    | 0    | 0    | 0    | 0    | 16              | Highest level that can be set |  |
| 1    | 0    | 0    | 0    | 1    | 17              | (High)                        |  |
| 1    | 0    | 0    | 1    | 0    | 18              |                               |  |
| 1    | 0    | 0    | 1    | 1    | 19              |                               |  |
| 1    | 0    | 1    | 0    | 0    | 20              |                               |  |
| 1    | 0    | 1    | 0    | 1    | 21              |                               |  |
| 1    | 0    | 1    | 1    | 0    | 22              |                               |  |
| 1    | 0    | 1    | 1    | 1    | 23              |                               |  |
| 1    | 1    | 0    | 0    | 0    | 24              |                               |  |
| 1    | 1    | 0    | 0    | 1    | 25              |                               |  |
| 1    | 1    | 0    | 1    | 0    | 26              |                               |  |
| 1    | 1    | 0    | 1    | 1    | 27              |                               |  |
| 1    | 1    | 1    | 0    | 0    | 28              |                               |  |
| 1    | 1    | 1    | 0    | 1    | 29              |                               |  |
| 1    | 1    | 1    | 1    | 0    | 30              |                               |  |
| 1    | 1    | 1    | 1    | 1    | 31              | Disables the interrupt.       |  |

\*: ICR4 is fixed "1" and cannot be "0".

## 15.3 Operation of Interrupt Controller

The interrupt request generated at the resource is controlled by the interrupt-enabled bit that has been set per resource. If an interrupt is enabled at each resource, the generated interrupt request generates an interrupt request signal to the interrupt controller.

#### Priority Order Evaluation

The interrupt controller selects the highest priority factor from those that have been generated simultaneously, and outputs the factor's interrupt level and interrupt number to the CPU.

The criteria for evaluating the priority order of the interrupt causes are shown below.

• The interrupt cause meets the following conditions:

- The interrupt cause has an interrupt level other than 31 (A value of 31 represents interrupt disable.)
- The interrupt cause has the lowest interrupt level
- The interrupt cause has the smallest interrupt number

Table 15.3-1 shows the relationship between interrupt causes, interrupt numbers, and interrupt levels.



#### Figure 15.3-1 Flowchart of interrupt cause

| Interrupt cause |                                      | Interrupt number |                   | Interrupt | Offeet            | TBR default             |
|-----------------|--------------------------------------|------------------|-------------------|-----------|-------------------|-------------------------|
|                 |                                      | 10 decimal       | 16 decimal        | level     | Unset             | address                 |
| IRQ0 Reserved   |                                      | 16               | $10_{\mathrm{H}}$ | ICR00     | 03BC <sub>H</sub> | 000FFFBC <sub>H</sub>   |
| IRQ1            | Reserved                             | 17               | $11_{\mathrm{H}}$ | ICR01     | 03B8 <sub>H</sub> | 000FFFB8 <sub>H</sub>   |
| IRQ2            | External Interrupt 0 (INT0)          | 18               | 12 <sub>H</sub>   | ICR02     | 03B4 <sub>H</sub> | 000FFFB4 <sub>H</sub>   |
| IRQ3            | External Interrupt 1 (INT1)          | 19               | 13 <sub>H</sub>   | ICR03     | 03B0 <sub>H</sub> | 000FFFB0 <sub>H</sub>   |
| IRQ4            | External Interrupt 2 (INT2)          | 20               | 14 <sub>H</sub>   | ICR04     | 03AC <sub>H</sub> | 000FFFAC <sub>H</sub>   |
| IRQ5            | 24-bit Free Run Counter/Capture      | 21               | 15 <sub>H</sub>   | ICR05     | 03A8 <sub>H</sub> | 000FFFA8 <sub>H</sub>   |
| IRQ6            | Programmable Pulse Generator ch0     | 22               | 16 <sub>H</sub>   | ICR06     | 03A4 <sub>H</sub> | 000FFFA4 <sub>H</sub>   |
| IRQ7            | Programmable Pulse Generator ch1     | 23               | 17 <sub>H</sub>   | ICR07     | 03A0 <sub>H</sub> | 000FFFA0 <sub>H</sub>   |
| IRQ8            | Real timing Generator ch0            | 24               | 18 <sub>H</sub>   | ICR08     | 039C <sub>H</sub> | 000FFF9C <sub>H</sub>   |
| IRQ9            | Real timing Generator ch1            | 25               | 19 <sub>H</sub>   | ICR09     | 0398 <sub>H</sub> | 000FFF98 <sub>H</sub>   |
| IRQ10           | Real timing Generator ch2            | 26               | 1A <sub>H</sub>   | ICR10     | 0394 <sub>H</sub> | 000FFF94 <sub>H</sub>   |
| IRQ11           | 10-bit A/D Converter (Hard)          | 27               | $1B_{\rm H}$      | ICR11     | 0390 <sub>H</sub> | 000FFF90 <sub>H</sub>   |
| IRQ12           | 8-/16-bit Timer/Counter(Timer5 to 0) | 28               | 1C <sub>H</sub>   | ICR12     | 038C <sub>H</sub> | 000FFF8C <sub>H</sub>   |
| IRQ13           | 8-/16-bit Timer/Counter(Timer5 to 1) | 29               | 1D <sub>H</sub>   | ICR13     | 0388 <sub>H</sub> | 000FFF88 <sub>H</sub>   |
| IRQ14           | 16-bit Timer/Counter (Timer4)        | 30               | $1E_{H}$          | ICR14     | 0384 <sub>H</sub> | 000FFF84 <sub>H</sub>   |
| IRQ15           | 16-bit Timer (Timer0)                | 31               | $1F_{H}$          | ICR15     | 0380 <sub>H</sub> | 000FFF80 <sub>H</sub>   |
| IRQ16           | 16-bit Timer (Timer1)                | 32               | $20_{\mathrm{H}}$ | ICR16     | 037C <sub>H</sub> | 000FFF7C <sub>H</sub>   |
| IRQ17           | 16-bit Timer (Timer2)                | 33               | $21_{\mathrm{H}}$ | ICR17     | 0378 <sub>H</sub> | 000FFF78 <sub>H</sub>   |
| IRQ18           | 16-bit Timer (Timer3)                | 34               | 22 <sub>H</sub>   | ICR18     | 0374 <sub>H</sub> | 000FFF74 <sub>H</sub>   |
| IRQ19           | Serial I/O ch0 (SIO0)                | 35               | 23 <sub>H</sub>   | ICR19     | 0370 <sub>H</sub> | 000FFF70 <sub>H</sub>   |
| IRQ20           | Serial I/O ch1 (SIO1)                | 36               | 24 <sub>H</sub>   | ICR20     | 036C <sub>H</sub> | 000FFF6C <sub>H</sub>   |
| IRQ21           | Serial I/O ch2 (SIO2)                | 37               | 25 <sub>H</sub>   | ICR21     | 0368 <sub>H</sub> | 000FFF68 <sub>H</sub>   |
| IRQ22           | 10-bit A/D Converter (Soft)          | 38               | $26_{\mathrm{H}}$ | ICR22     | 0364 <sub>H</sub> | 000FFF64 <sub>H</sub>   |
| IRQ23           | Key-Input Interrupt                  | 39               | 27 <sub>H</sub>   | ICR23     | 0360 <sub>H</sub> | 000FFF60 <sub>H</sub>   |
| IRQ24           | Reserved                             | 40               | $28_{\mathrm{H}}$ | ICR24     | 035C <sub>H</sub> | 000FFF5C <sub>H</sub>   |
| IRQ25           | Reserved                             | 41               | 29 <sub>H</sub>   | ICR25     | 0358 <sub>H</sub> | $000FFF58_{\mathrm{H}}$ |
| IRQ26           | Reserved                             | 42               | $2A_{H}$          | ICR26     | 0354 <sub>H</sub> | $000FFF54_{\mathrm{H}}$ |
| IRQ27           | Reserved                             | 43               | $2B_{H}$          | ICR27     | 0350 <sub>H</sub> | 000FFF50 <sub>H</sub>   |
| IRQ28           | Reserved                             | 44               | $2C_{H}$          | ICR28     | 034C <sub>H</sub> | 000FFF4C <sub>H</sub>   |
| IRQ29           | Reserved                             | 45               | $2D_{H}$          | ICR29     | 0348 <sub>H</sub> | 000FFF48 <sub>H</sub>   |
| IRQ30           | Reserved                             | 46               | $2E_{H}$          | ICR30     | 0344 <sub>H</sub> | $000FFF44_{\mathrm{H}}$ |
| IRQ31           | Reserved                             | 47               | $2F_{H}$          | ICR31     | 0340 <sub>H</sub> | $000FFF40_{\mathrm{H}}$ |
| IRQ32           | Reserved                             | 48               | $30_{\rm H}$      | ICR32     | 033C <sub>H</sub> | 000FFF3C <sub>H</sub>   |
| IRQ33           | Reserved                             | 49               | 31 <sub>H</sub>   | ICR33     | 0338 <sub>H</sub> | 000FFF38 <sub>H</sub>   |
| IRQ34           | Reserved                             | 50               | $32_{\rm H}$      | ICR34     | 0334 <sub>H</sub> | 000FFF34 <sub>H</sub>   |
| IRQ35           | Reserved                             | 51               | 33 <sub>H</sub>   | ICR35     | 0330 <sub>H</sub> | 000FFF30 <sub>H</sub>   |
| IRQ36           | Reserved                             | 52               | 34 <sub>H</sub>   | ICR36     | 032C <sub>H</sub> | 000FFF2C <sub>H</sub>   |
| IRQ37           | Reserved                             | 53               | 35 <sub>H</sub>   | ICR37     | 0328 <sub>H</sub> | 000FFF28 <sub>H</sub>   |
| IRQ38           | Reserved                             | 54               | 36 <sub>H</sub>   | ICR38     | 0324 <sub>H</sub> | 000FFF24 <sub>H</sub>   |
| IRQ39           | Reserved                             | 55               | 37 <sub>H</sub>   | ICR39     | 0320 <sub>H</sub> | 000FFF20 <sub>H</sub>   |
| IRQ40           | Reserved                             | 56               | 38 <sub>H</sub>   | ICR40     | 031C <sub>H</sub> | 000FFF1C <sub>H</sub>   |
| IRQ41           | Reserved                             | 57               | 39 <sub>H</sub>   | ICR41     | 0318 <sub>H</sub> | 000FFF18 <sub>H</sub>   |
| IRQ42           | Reserved                             | 58               | 3A <sub>H</sub>   | ICR42     | 0314 <sub>H</sub> | 000FFF14 <sub>H</sub>   |
| IRQ43           | Reserved                             | 59               | 3B <sub>H</sub>   | ICR43     | 0310 <sub>H</sub> | 000FFF10 <sub>H</sub>   |
| IRQ44           | Reserved                             | 60               | 3C <sub>H</sub>   | ICR44     | 030C <sub>H</sub> | 000FFF0C <sub>H</sub>   |
| IRQ45           | Reserved                             | 61               | 3D <sub>H</sub>   | ICR45     | 0308 <sub>H</sub> | 000FFF08 <sub>H</sub>   |
| IRQ46           | Flash                                | 62               | 3E <sub>H</sub>   | ICR46     | 0304 <sub>H</sub> | 000FFF04 <sub>H</sub>   |
| IRQ47           | Delayed Interrupt (REALOS)           | 63               | 3F <sub>H</sub>   | ICR47     | 0300 <sub>H</sub> | 000FFF00 <sub>H</sub>   |

#### Table 15.3-1 Relationship between interrupt causes, interrupt numbers, and interrupt levels

#### Return by Standby Mode (Stop/Sleep)

The function returned from the stop mode is realized in the interrupt controller by generating an interrupt request.

Even if an interrupt request is generated from a peripheral, a return request is generated from the standby mode to the clock control section.

Operation of the priority decision section restarts after the clock is supplied upon returning from the stop status. The CPU continues executing commands until the result is output from the priority decision section.

The same operation is performed when returning from the sleep status.

Note:

Interrupt request output should be disabled from the stop and sleep mode by the supported peripheral control register in order that the interrupt factors are not return factors. As the return request signal from the standby mode is just a logical sum output of all interrupt factor, the contents of the interrupt level that has been set to the ICR are not taken into account.

#### Cancellation of Interrupt Cause

There is a limit between the command for releasing the interrupt factor and the RETI command under the interrupt routine. Refer to "3.9 EIT (Exception, Interruption, and Trap)" for details.

CHAPTER 15 Interrupt Controller

# CHAPTER 16 10-bit A/D Converter

This chapter describes an outline of the 10-bit A/D converter, the register configuration/functions, and the 10-bit A/D converter operations.

- 16.1 Overview of 10-bit A/D Converter
- 16.2 Register of 10-bit A/D Converter
- 16.3 Operation of 10-bit A/D Converter
- 16.4 State Transition of 10-bit A/D Converter

### 16.1 Overview of 10-bit A/D Converter

# The 10-bit successive approximation type A/D converter retains the conversion initiation modes using software and hardware.

#### Feature of 10-bit A/D Converter

- Conversion time 8.4 µs (sampling 6.3 µs, conversion 2.2 µs) in fch:@20 MHz
- Corporate 6 stages of FIFO soft conversion result (4-bit + 10-bit)
- Corporate 6 stages of FIFO hard conversion result (4-bit + 10-bit)
- Channel scan function

#### Block Diagram of 10-bit A/D Converter





#### ■ Register List of 10-bit A/D Converter



| bit              | 15∢→ 8 | - 0  |                                                 |
|------------------|--------|------|-------------------------------------------------|
| Address: 0000A0H | ADCH   | ADCL | A/DC Control Register                           |
| 0000А2н          | S      | CIS  | Soft Conversion Analog Input Selection Register |
| 0000А4н          |        | SCSR | Soft Conversion Status Register                 |
| 0000А6н          | S      | CFD  | Soft Conversion FIFO Data Register              |
| 0000А8н          |        | HCSR | Hard Conversion Status Register                 |
| 0000ААн          | HCFD   |      | Hard Conversion FIFO Data Register              |
## 16.2 Register of 10-bit A/D Converter

#### The register configuration/functions of the 10-bit A/D converter is shown.

#### A/D Converter Control Register (ADCH, ADCL)

#### ADCH



#### [bit4]:ADMV

It is flag to indicate under A/D conversion.

| 0 | Not Under the conversion |  |
|---|--------------------------|--|
| 1 | Under the conversion     |  |

#### [bit3]:HCNS

It is hard start hold flag.

| 0 | No conversion hold by hard start (without nest) |
|---|-------------------------------------------------|
| 1 | Conversion hold by hard start (with nest)       |

#### [bit2]:HCS

It is hard conversion status flag.

| 0 | Conversion complete by hard start  |
|---|------------------------------------|
| 1 | Under the conversion by hard start |

#### [bit1]:SCS

It is soft conversion status flag.

| 0 | Conversion complete by soft start  |
|---|------------------------------------|
| 1 | Under the conversion by soft start |

#### [bit0]:SSTR

It is soft conversion start bit.

| 0 | None                                                     |
|---|----------------------------------------------------------|
| 1 | Start/restart soft conversion (writing under conversion) |

When this bit is read, "0" is always read.

#### ADCL



There are analog input selection bits for hard conversion.

| Hi2 | Hi1 | Hi0 | Selection analog input |
|-----|-----|-----|------------------------|
| 0   | 0   | 0   | AN-0                   |
| 0   | 0   | 1   | AN-1                   |
| 0   | 1   | 0   | AN-2                   |
| 0   | 1   | 1   | AN-3                   |
| 1   | 0   | 0   | AN-4                   |
| 1   | 0   | 1   | AN-5                   |
| 1   | 1   | 0   | AN-6                   |
| 1   | 1   | 1   | AN-7                   |

#### ■ Soft Conversion Analog Input Selection Register (SCIS)

#### Figure 16.2-3 Soft conversion analog input selection register (SCIS)



[bit15 to 0]:iF to 0

There are analog input selection bits for soft conversion.

| 0 | Input non-selection |
|---|---------------------|
| 1 | Input selection     |

When a number of inputs are selected, all selected inputs are converted sequentially.

#### ■ Soft Conversion Status Register (SCSR)



[bit7]:SCEF

It is soft conversion end flag.

| 0 | None or Under the conversion |  |
|---|------------------------------|--|
| 1 | Conversion complete          |  |

#### [bit6]:SECR

It is SCEF clear bit.

| 0 | Clear soft conversion end flag. |
|---|---------------------------------|
| 1 | None                            |

The read value of this bit is always "1".

#### [bit5]:SCIE

It is soft conversion interrupt enable bit.

| 0 | Interrupt interdiction  |
|---|-------------------------|
| 1 | Interruption permission |

The interrupt request is generated when SCEF=1 is SCIE=1.

#### [bit4, 3]:

It is an unused bit.

#### [bit2]:SFCR

It is soft conversion FIFO clear bit.

| 0 | None        |
|---|-------------|
| 1 | Clear FIFO. |

The read value of this bit is always "0".

#### [bit1]:SFUL

It is soft conversion FIFO full bit.

| 0 | Status that data can input to FIFO |  |
|---|------------------------------------|--|
| 1 | FIFO full                          |  |

#### [bit0]:SEMP

It is soft conversion FIFO empty bit.

| 0 | Status that data is retained in FIFO |
|---|--------------------------------------|
| 1 | FIFO empty                           |

#### ■ Soft Conversion FIFO Data Register (SCFD)



It is conversion result register for soft start. Reading this register enables data to be fetched sequentially.

[bit11, 10]:

It is an unused bit.

[bit15 to 12]:C3 to 0

It is input channel of conversion result.

| C3     | C2     | C1     | C0     | Channel supported by<br>conversion result |
|--------|--------|--------|--------|-------------------------------------------|
| 0      | 0      | 0      | 0      | AN-0                                      |
| 0      | 0      | 0      | 1      | AN-1                                      |
| 0 to 1 | 0 to 1 | 1 to 1 | 0 to 0 | AN-2 to AN-E                              |
| 1      | 1      | 1      | 1      | AN-F                                      |

[bit9 to 0]:D9 to 0

It is soft conversion data.

#### Hard Conversion Status Register (HCSR)

#### Figure 16.2-6 Hard Conversion Status Register (HCSR)



#### [bit7]:HCEF

It is hard conversion end flag.

| 0 | None or Under the conversion |  |
|---|------------------------------|--|
| 1 | Conversion complete          |  |

#### [bit6]:HECR

It is HCEF clear bit.

| 0 | Clear hard conversion end flag. |
|---|---------------------------------|
| 1 | None                            |

The read value of this bit is always "1".

#### [bit5]:HCIE

It is hard conversion interrupt enable bit.

| 0 | Interruption interdiction |
|---|---------------------------|
| 1 | Interruption permission   |

The interrupt request is generated when HCEF=1 is HCIE=1.

#### [bit2]:HFCR

It is hard conversion FIFO clear bit.

| 0 | None        |
|---|-------------|
| 1 | Clear FIFO. |

The read value of this bit is always "0".

#### [bit1]:HFUL

It is hard conversion FIFO full bit.

| 0 | Status that data can input to FIFO |  |
|---|------------------------------------|--|
| 1 | Status of FIFO full                |  |

#### [bit0]:HEMP

It is hard conversion FIFO empty bit.

| 0 | Status that data is retained in FIFO |
|---|--------------------------------------|
| 1 | Status of FIFO empty                 |

### ■ Hard Conversion FIFO Data Register (HCFD)

#### Figure 16.2-7 Hard conversion FIFO data register (HCFD)



It is conversion result register for hard start. Reading this register enables data to be fetched sequentially. [bit15]:RS

It is hard conversion request status.

| 0 | ADST0 (PPG0)      |
|---|-------------------|
| 1 | ADST1 (PPG1, RTG) |

#### [bit14 to 12]:C2 to 0

It is input channel of hard conversion result.

| C2     | C1     | C0     | Channel supported by<br>conversion result |
|--------|--------|--------|-------------------------------------------|
| 0      | 0      | 0      | AN-0                                      |
| 0      | 0      | 1      | AN-1                                      |
| 0 to 1 | 1 to 1 | 0 to 0 | AN-2 to AN-6                              |
| 1      | 1      | 1      | AN-7                                      |

[bit9 to 0]:D9 to 0

There are hard conversion data.

### 16.3 Operation of 10-bit A/D Converter

## In terms of 10-bit A/D converter operations, A/D operation is possible using both software and hardware conversions.

#### A/D Operation by Soft Conversion

In order to carry out A/D conversion using software conversion, first select the required channel from the 16 analog input pins AN0 to ANF. Enabled by writing "1" to the bit supported by the SCIS register.

#### For one channel

When only one channel is selected as the analog input pin for software conversion: Writing "1" to the SSTR bit of the ADCH register starts the software conversion, and the SCS bit of the ADCH register will be set to "1".

Writing "1" to the SSTR bit again during conversion initializes the conversion operation, and conversion restarts.

When A/D conversion ends, the SCS bit of the ADCH register is reset to "0", and the SCEF bit of the SCSR register is set to "1". Reading these status bits enables the end of the conversion to be determined. If the interrupt for conversion completion needs to be generated, the SCIS bit of the SCSR register shall be set to "1".

#### For multiple channel

When a number of channels are selected as the analog input pin for software conversion, automatically checks whether or not each channel is selectable, then switches channels sequentially, starts up A/D conversion, and stores the conversion results on a FIFO basis.

For the channel to be converted, writing "1" to the bit supported by the SCIS register and writing "1" to the SSTR bit of the ADCH register starts software conversion, and the SCS bit of the ADCH register will be set to "1". The conversion channel is selected from 0 to 15 sequentially, any channels that are not selected by the SCIS register are not converted, and the next selected channel will be converted.

Writing "1" to the SSTR bit during conversion initializes the conversion operation, and conversion restarts from channel 0.

When A/D conversion of all selected channels ends, the SCS bit of the ADCH register is reset to "0", and the SCEF bit of the SCSR register is set to "1". If an interrupt for conversion completion needs to be generated, the SCIS bit of the SCSR register shall be set to "1".

The A/D converted results can be stored FIFO up to six times, and they are automatically input on FIFO basis at the end of A/D conversion. FIFO data can be retrieved by reading the SCFD register, then after reading is automatically incremented in FIFO format, and the next data is output.

However, when the SCFD register is read through byte access, it is not incremented in FIFO format. When the next conversion is carried out while FIFO basis is full (SCSR:SFUL\_bit=1), the conversion results will be overwritten at the sixth FIFO column.

#### A/D Operation by Hard Conversion

A/D conversion using hardware conversion can be operated by the ADST0 (PPG0) or ADST1 (PPG1, RTG) factors, and operation starts when the ADST0 or ADST1 rising edge is detected. Both ADST0 and ADST1 can select eight analog input pins (AN0 to AN7), with ADST0 being selected by the OD26 to 24 signals from the PPG0, and ADST1 being selected by the ADCL register Hi2 to 0.

When the A/D conversion is performed, the HCS bit of the ADCH register is set to "1". When conversion ends, the HCS bit of the ADCH register is reset to "0", and the HCEF bit of the HCSR register is set to "1". If the conversion completion interrupt needs to be generated, the HCIS bit of the HCSR register shall be set to "1".

The A/D converted results can be stored FIFO up to six times, and they are automatically input on FIFO basis at the end of A/D conversion. FIFO data can be retrieved by reading the HCFD register, then after reading is automatically incremented in FIFO format, and the next data is output.

However, when the HCFD register is read through byte access, it is not incremented in FIFO format.

• Generation condition of hard start request signal

When OD027(PPG0) & EQ(PPG0)=1, the ADST0 signal generates. When OD113 & EQ(PPG1)=1, the ADST1 signal generates. When RTO04 & EQ0(RTG0)=1, the ADST1 signal generates. When RTO14 & EQ1(RTG1)=1, the ADST1 signal generates. When RTO24 & EQ2(RTG2)=1, the ADST1 signal generates.

#### Priority Order of A/D Conversion

In terms of the A/D conversion initiation factors, three types of initiation can be executed, namely initiation by software, and initiation by two types of hardware (ADST0 & ADST1), and their priority ranking is as follows.

| Priority order | High | ADST0 initiation by hardware |
|----------------|------|------------------------------|
|                | to   | ADST1 initiation by hardware |
|                | Low  | Initiation by software       |

• When initiation by hardware enters at software operation

Suspend the operation by software and perform the operation by hardware. When hardware operation ends, software operation automatically restarts.

• When ADST0 initiation enters at operation by ADST1 initiation

Hold the operation by ADST1 initiation and perform the operation by ADST0 initiation. When the operation initiated by the ADST0 ends, ADST1 automatically restarts.

Note:

Conversion initiation requests with the same factor are masked during conversion by hardware.

## 16.4 State Transition of 10-bit A/D Converter

#### Figure 16.4-1 shows the state transition of 10-bit A/D converter.

#### State Transition of 10-bit A/D Converter



The operation state can be known by the SCS, HCS, and HCNS bit of the ADCH register.

| HCNS | HCS | SCS | Status Description                                                                       |
|------|-----|-----|------------------------------------------------------------------------------------------|
| 0    | 0   | 0   | Analog to digital conversion wait                                                        |
| 0    | 0   | 1   | Analog to digital conversion by soft start                                               |
| 0    | 1   | 0   | Analog to digital conversion by hard start (0 and 1)                                     |
| 0    | 1   | 1   | Analog to digital conversion by hard start (0 and 1)<br>Retention of soft start          |
| 1    | 1   | 0   | Analog to digital conversion by hard start 0<br>Retention of soft start 1                |
| 1    | 1   | 1   | Analog to digital conversion by hard start 0<br>Retention of soft start and hard start 1 |

CHAPTER 16 10-bit A/D Converter

# CHAPTER 17 Serial I/O

This chapter describes an outline of the serial I/O, the register configuration/functions, and the serial data RAM and serial I/O operations.

- 17.1 Overview of Serial I/O
- 17.2 Register of Serial I/O
- 17.3 Serial Data RAM
- 17.4 Operation of Serial I/O

## 17.1 Overview of Serial I/O

## The serial I/O can automatically transfer 8-bit serial data and can select external initiation, multiple shift clock, and transfer interval time.

#### ■ Feature of Serial I/O

- 8-bit serial data can be transferred using clock synchronization.
- Automatic transfer of up to 128 bytes
- External initiation by ship select input (XCS)
- 4-type shift clock (inner: 3, outer: 1) can be selected
- Enable/disable of transition interval time can be selected

#### Block Diagram of Serial I/O





## ■ Register List of Serial I/O

| 7◀━━━━ 0 |              |               |                                      |  |  |  |
|----------|--------------|---------------|--------------------------------------|--|--|--|
| Address: | 000300н<br>s | SIO0 DATA RAM | Serial 0 Data Buffer RAM             |  |  |  |
|          | 00037Fн      | 128byte       |                                      |  |  |  |
|          | 0003С8н      | SOCR          | Serial Control Register              |  |  |  |
|          | 0003С9н      | SOMR          | Clock Mode Setting Register          |  |  |  |
|          | 0003САн      | S0AO          | Address Offset Register              |  |  |  |
|          | 0003СВн      | SOBR          | Transfer Byte Count Setting Register |  |  |  |
|          | 0003ССн      | S1CR          | Serial Control Register              |  |  |  |
|          | 0003CDH      | S1MR          | Clock Mode Setting Register          |  |  |  |
|          | 0003СЕн      | S1AO          | Address Offset Register              |  |  |  |
|          | 0003CFн      | S1BR          | Transfer Byte Count Setting Register |  |  |  |
|          | 0003D0н      | S2CR          | Serial Control Register              |  |  |  |
|          | 0003D1н      | S2MR          | Clock Mode Setting Register          |  |  |  |
|          | 0003D2н      | S2AO          | Address Offset Register              |  |  |  |
|          | 0003D3н      | S2BR          | Transfer Byte Count Setting Register |  |  |  |
|          | 004000       |               | Ţ                                    |  |  |  |
|          | 001000H      | SIO1 DATA RAM |                                      |  |  |  |
|          | S<br>00407Eu | 128byte       | Serial 1 Data Buffer RAM             |  |  |  |
|          | 00107FH      |               | -                                    |  |  |  |
|          | 001080H      | SIO2 DATA RAM | Ostislo Data Data DAM                |  |  |  |
|          |              | 128byte       | Seriai 2 Data Butter KAM             |  |  |  |
|          | 0010FFH      |               |                                      |  |  |  |

#### Figure 17.1-2 Register list of Serial I/O

## 17.2 Register of Serial I/O

#### The register configuration/functions of the serial I/O is shown.

#### Serial Control Register (SxCR)



[bit7]:SIF

It is serial I/O transfer completion flag.

| 0 | Serial data transfer does not complete. |  |
|---|-----------------------------------------|--|
| 1 | Serial data transfer completes.         |  |

#### [bit6]:ICLR

It is transfer completion flag clear bit.

| 0 | Clear transfer completion flag |
|---|--------------------------------|
| 1 | None                           |

The read value of this bit is always "1".

[bit5]:SIE

It is interrupt enable bit.

| 0 | Interruption is disabled. |
|---|---------------------------|
| 1 | Interruption is enabled.  |

#### [bit4]:CSAF

It is forced end flag at chip select transfer.

| 0 | Automatic transfer normally ends by chip select. |
|---|--------------------------------------------------|
| 1 | Forcibly ends by chip select under transfer.     |

#### [bit3]:ACLR

It is forced end flag clear bit.

| 0 | Clear transfer completion flag. |
|---|---------------------------------|
| 1 | None                            |

The read value of this bit is always "1".

#### [bit2]:CSE

It is the chip select auto-transfer enable bit.

| 0 | Automatic transfer is disabled. |
|---|---------------------------------|
| 1 | Automatic transfer is enabled.  |

#### [bit1]:DIR

It is transfer direction control bit.

| 0 | Transfer reception data to RAM per transmitting RAM data (transmission/reception mode) |
|---|----------------------------------------------------------------------------------------|
| 1 | Transmit RAM data (Transmission mode)                                                  |

#### [bit0]:ST

It is serial transfer start bit.

| 0 | Transfer Stop  |
|---|----------------|
| 1 | Transfer start |

This bit will be cleared to "0" when serial data transfer ends.

### ■ Clock Mode Setting Register (SxMR)





[bit7, 6]:

There are unused bits.

[bit5]:

It is undefined bit. (Reserved)

[bit4]:IC1

#### [bit3]:IC0

It is selection bit of interval. Setting the interval is as follows.

| IC1 | IC0 | Interval: T int                                            |  |
|-----|-----|------------------------------------------------------------|--|
| 0   | 0   | Tclk $\times$ 16 $\mu$ s                                   |  |
| 0   | 1   | Tclk $\times$ 32 $\mu$ s                                   |  |
| 1   | 0   | $Tclk \times 64 \ \mu s$                                   |  |
| 1   | 1   | No interval time (selection is disabled at external clock) |  |

\*:Tclk= Shift clock cycle time

[bit2]:SC2

[bit1]:SC1

[bit0]:SC0

It is selection bit of shift clock.

| SC2 | SC1 | SC0 | Selection clock          | Shift clock cycle time: Tclk | Cycle time<br>(fch=@20MHz) |
|-----|-----|-----|--------------------------|------------------------------|----------------------------|
| 0   | 0   | 0   | Specification prohibited | -                            | -                          |
| 0   | 0   | 1   |                          | $2^3 \times \phi$            | 0.4 µs (1:1)               |
| 0   | 1   | 0   | Internal clock           | $2^4 	imes \phi$             | 0.8 µs (1:1)               |
| 0   | 1   | 1   |                          | $2^5 \times \phi$            | 1.6 µs (1:1)               |
| 1   | 0   | 0   | Specification prohibited | -                            | -                          |
| 1   | 0   | 1   | External clock           | Min 8 x <b>\$</b> (duty 50%) | 0.4 μs (φ:50 ns)           |
| 1   | 1   | 0   | Specification            | -                            | -                          |
| 1   | 1   | 1   | prohibited               | -                            | -                          |

φ: Defined by peripheral clock gear (PCK1 and 0)

fch: Source oscillation frequency

Table 17.2-1 Shift clock cycle and interval at 20 MHz operation

| SC2 | SC1 | SC0 | Tclk   | Tint            |                 |                 |
|-----|-----|-----|--------|-----------------|-----------------|-----------------|
|     |     |     |        | IC1, IC0=(0, 0) | IC1, IC0=(0, 1) | IC1, IC0=(1, 0) |
| 0   | 0   | 1   | 0.4 µs | 6.4 µs          | 12.8 µs         | 51.2 µs         |
| 0   | 1   | 0   | 0.8 µs | 12.8 µs         | 25.6 µs         | 102.4 µs        |
| 0   | 1   | 1   | 1.6 µs | 25.6 µs         | 51.2 µs         | 204.8 µs        |

#### Address Offset Register (SxAO)



Sets the start address offset of the serial data RAM.

#### Transfer Byte Number Setting Register (SxBR)

#### Figure 17.2-4 Transfer byte number setting register (SxBR)



[bit7]:BMOD

It is serial buffer mode control bit.

| 0 | Buffer overwrite mode                               |
|---|-----------------------------------------------------|
| 1 | Transmission/reception data buffer independent mode |

[bit6 to 0]:BC6 to 0

It is transfer byte number setting bit. The transfer byte number becomes the set value +1. Up to 128 bytes can be transferred. However, when transmission/reception data buffer independent mode is specified by the BMOD bit, specification of BC6 will be invalid, and a maximum of 64 bytes will be transferred.

## 17.3 Serial Data RAM

## The serial data RAM has 128 bytes per channel. In this section, explanations are given based on serial 0.

#### Serial Data RAM

For serial 0 of this RAM, the byte number set by the transfer byte number setting register from the address " $300_{\text{H}}$ " is used as the serial data buffer.

When BMOD=0, the transfer address is 1st byte: " $300_{\text{H}}$ "; 2nd byte: " $301_{\text{H}}$ ". When BMOD=1, the transfer address is 1st byte: transmission data " $300_{\text{H}}$ ", reception data " $340_{\text{H}}$ "; 2nd byte: transmission data " $301_{\text{H}}$ ", reception data " $341_{\text{H}}$ ". In both cases, any area exceeding the byte number that has been set can be used as data RAM. If other than  $00_{\text{H}}$  is set as the offset address, the value whereby the set value is added to the address of  $300_{\text{H}}$  will be the 1st byte address.





(When exceeding  $00037F_H$  by setting the offset address)



#### Figure 17.3-2 Data RAM and transfer order (BMOD=1)

## The serial I/O has two modes, namely, transmission mode and transmission/reception mode.

#### Operation of Serial I/O

The serial I/O has two modes, namely, transmission mode and transmission/reception mode. In the case of transmission mode (DIR=1), contents transferred to the P.S conversion buffer from the data RAM area are synchronized to the falling of the external clock or serial shift clock (SCK) generated internally and output to the serial output pin (SO) bit serially. In the case of transmission reception mode (DIR=0), contents transferred to the P.S conversion buffer from the data RAM area are synchronized to the falling of the external clock or serial shift clock (SCK) generated internally and output to the serial output pin (SO) bit serially. In the case of transmission reception mode (DIR=0), contents transferred to the P.S conversion buffer from the data RAM area are synchronized to the falling of the external clock or serial shift clock (SCK) generated internally, output to the serial output pin (SO) bit serially, also retrieved into the P.S conversion buffer at the rising of the serial shift clock (SCK) bit serially from the serial input pin (SI), and transferred to the data RAM when 8-bit transfer ends.

Transmission/reception mode

#### Figure 17.4-1 Serial transfer mode at transmission/reception mode



Transmission mode





#### Operation Mode of Serial I/O

In terms of the serial I/O operation mode, there are two types, namely, internal shift clock mode and external shift clock mode depending on the shift clock type, and these are specified by the SCMR. Mode switching and clock selection should be executed while the serial I/O is stopped (ST bit of SCR = 0).

#### Internal shift clock mode

Operated by the internal clock, and outputs the shift clock with 50% duty from the SCK pin as the synchronous timing output. In terms of data, 1-bit transfers are carried out per clock, and data for the number of bytes that have been set for the SCBR is transferred sequentially at set intervals.



Figure 17.4-3 Interval mode

[Automatic transfer mode by chip select]

Setting "1" to chip select enable (CSE) bit enables control for the starting and stopping of transfers by the chip select input (XCS) pin. When serial transfer starts at the falling of the XCS pin, and the XCS pin rises before transfer for the number of bytes set has ended, serial transfer will be forcibly terminated. When the XCS pin is "H" level, both the SCK and SO pins will have high impedance.





#### External shift clock mode

Transfers 1-bit data per clock in synchrony with the external shift clock input from the SCK pin. Select other than No Interval (IC1, 0=1, 1) as the interval specification in this case. When No Interval is selected, communication cannot be carried out correctly.

Note:

Do not write SCR, SCMR, or SCBR during serial I/O operation under either mode.

#### Interrupt Function

The serial I/O is set by the transfer end flag (SIF) bit when data transfer ends. In this case, the interrupt request is generated. When termination (suspension) is executed by inputting chip select, the chip select termination flag (CSAF) bit is set and an interrupt request is generated.

#### Figure 17.4-6 Interrupt generation timing



Start/Stop Timing of Shift Operation

Writing "1" to the ST bit of the SCR initiates transfer, whereas writing "0" stops transfer. (When XCS input is enabled, transfer does not start until the falling of the XCS pin is detected after writing "1" to the ST bit.) When data transfer ends, clears the ST bit automatically to "0" and stops operation.

#### • Internal shift clock mode



#### Figure 17.4-7 Shift operation start/stop timing



#### Figure 17.4-8 Shift operation start/stop timing by chip select

#### • External shift clock mode

#### Figure 17.4-9 Shift operation start/stop timing by external clock



# CHAPTER 18 10-bit General-purpose Prescaler

This chapter describes an outline of the 10-bit generalpurpose prescaler, the register configuration/functions, and the 10-bit general-purpose prescaler operations.

- 18.1 Overview of 10-bit General-purpose Prescaler
- 18.2 Register of 10-bit General-purpose Prescaler
- 18.3 Operation of 10-bit General-purpose Prescaler

## 18.1 Overview of 10-bit General-purpose Prescaler

## The 10-bit general-purpose prescaler has built-in dedicated oscillation circuit and a load function using the PPG output.

#### ■ Feature of 10-bit General-purpose Prescaler

- 10-bit prescaler x 1ch (with square wave and pulse output)
- Dedicated internal oscillation circuit
- Includes load function driven by PPG output

#### Block Diagram of 10-bit General-purpose Prescaler



#### Figure 18.1-1 Block Diagram of 10-bit General-purpose Prescaler

#### Register List of 10-bit General-purpose Prescaler

#### Figure 18.1-2 Register list of 10-bit General-purpose Prescaler



### 18.2 Register of 10-bit General-purpose Prescaler

#### The register configuration/functions of 10-bit general-purpose prescaler is shown.

#### Prescaler Control Register (GPRC)



[bit7, 6]:

There are unused bits.

#### [bit5]:INV

It is external clock input polarity selection bit.

| 0 | Input through   |
|---|-----------------|
| 1 | Input inversion |

#### [bit4]:OM

It is output mode selection bit.

| 0 | Output reload pulse                 |
|---|-------------------------------------|
| 1 | Two-division output of reload pulse |

#### [bit3]:LDM

It is update mode selection bit of reload data.

| 0 | Update by writing data register             |
|---|---------------------------------------------|
| 1 | Update by both edges of PPG0 output (PO015) |

#### [bit2, 1]:PCS1, 0

There are input clock select bits.

| PCS1 | PCS0 | Selection Clock            | Cycle (fch:@20MHz) |
|------|------|----------------------------|--------------------|
| 0    | 0    | 2 <sup>1</sup> /fch (FRC0) | 100 ns             |
| 0    | 1    | 2 <sup>3</sup> /fch (FRC2) | 400 ns             |
| 1    | 0    | 2 <sup>6</sup> /fch (FRC5) | 3.2 us             |
| 1    | 1    | External clock (PCK/OSCI)  | -                  |

#### [bit0]:ST

It is operation enable bit.

| 0 | Operation stop      |
|---|---------------------|
| 1 | Enabling operations |

#### ■ Data Register (GPRD)



The division operation set to this register is performed. When "N" is set, the clock output frequency "fn" is below.

 $fn = 1/{\Phi \times (N+1)}$ 

Use half-word access commands to write to this register. (Byte access command cannot be written.)

## 18.3 Operation of 10-bit General-purpose Prescaler

## Division operation of the 10-bit general-purpose prescaler and updating operation of the reload data latch are described.

#### Division Operation and PO Output Figure 18.3-1 shows the operation of general-purpose prescaler. Figure 18.3-1 Operation of general-purpose prescaler Reload Data Latch Count value 0000н ST PO output (Pulse) PO output (1/2) Figure 18.3-2 PO output timing CLK Count value 002 X 001 000 XXX XXX-1 001 000 000 XXX PO output (Pulse) PO output (1/2)

#### Update Operation of Reload Data Latch

For updating operation of the reload data latch, there are two operation modes, namely updating by rewriting the data register and updating at both edges of the PPG output. Switch operation mode can be selected by the LDM bit of the GPRC.

#### Update mode operation by rewriting data register

Under this mode, writing data register executes loading to the reload data latch. Newly loaded data (division value) is changed to operation with new division value as soon as the division operation using the previous value ends.

Update of the data register under this mode must be executed at an interval of "2 cycles of the clock selected by the clock selection bit + 1 machine cycle" or more.



#### Figure 18.3-3 Update timing of reload data latch

#### • Update mode operation by both edges of PPG output

Under this mode, exactly the same operation as the update mode by rewriting the data register is carried out except for detecting both edges of the PPG output and executing load requests per edge. When this mode is selected, no load request is generated by rewriting the data register.

# CHAPTER 19 Bit Search Module

This chapter describes an outline of the bit search module, the register configuration/functions, the bit search module operations, and save/return processes.

- 19.1 Overview of Bit Search Module
- 19.2 Register of Bit Search Module
- 19.3 Operation of Bit Search Module

## **19.1** Overview of Bit Search Module

## The bit search module detects 0, 1, or point of change for data written to the input register, and returns the detected bit position.

#### Feature of Bit Search Module

• Search for the bit position that first changes between 1 and 0 beginning from MSB or a word in one cycle.

#### Block Diagram of Bit Search Module



Figure 19.1-1 Block Diagram of Bit search module

#### Register List of Bit Search Module



|          | bit       | 31 ← 16 |                                      |
|----------|-----------|---------|--------------------------------------|
| Address: | 000003F0н | BSD0    | 0 Detection Data Register            |
|          | 000003F4н | BSD1    | 1 Detection Data Register            |
|          | 000003F8н | BSDC    | Change Point Detection Data Register |
|          | 000003FCH | BSRR    | Detection Result Register            |
|          |           |         |                                      |

Note:

REALOS related hardware is used by the real time OS. Therefore, when REALOS is used, it cannot be used under the user program.

## **19.2 Register of Bit Search Module**

#### The register configuration/functions of bit search module is shown.

#### 0 Detection Data Register (BSD0)

#### Figure 19.2-1 0 detection data register (BSD0)



- The module detects 0 for the value written to this register.
- The initial value by reset is irregular.
- The read value is indeterminate.
- Use 32-bit length data transfer command for data transfer (do not use 8-bit and 16-bit length data transfer commands).

#### 1 Detection Data Register (BSD1)

#### Figure 19.2-2 1 detection data register (BSD1)



- Use 32-bit length data transfer command for data transfer (do not use 8-bit and 16-bit length data transfer commands).
- Write

The module detects 1 for the value written to this register.

• Read

Saved data in the internal status of the bit search module is read. If the bit search module is used by the interrupt handler, etc., it is used when the original status is saved/returned. In case of 0 detection, change point detection, or even when data is written to the data register, save/return is possible by operating only data register for 1 detection.

• The initial value by reset is irregular.

#### Change Point Detection Data Register (BSDC)

#### Figure 19.2-3 Change point detection data register (BSDC)



- The module detects a change point for the value written to this register.
- The initial value by reset is irregular.
- The read value is indeterminate.
- Use 32-bit length data transfer command for data transfer (do not use 8-bit and 16-bit length data transfer commands).

### Detection Result Register (BSRR)



#### Figure 19.2-4 Detection result register (BSRR)

- The result of 0 detection, 1 detection or change detection is read from this register.
- Which detection results are to be read is decided by the data register that was written last.

### **19.3 Operation of Bit Search Module**

## 0 detection and 1 detection by the bit search module, and detection operation are described.

#### 0 Detection

Scans data that was written to the data register for 0 detection from the MSB to LSB, and returns the position where the first "0" was detected.

The detection result can be obtained by reading the detection result register.

Relationship between the detected position and numeric value to be returned is as per Table 19.3-1.

When "0" does not exist (in other words, when the numeric value is  $FFFFFFF_H$ ), a value of 32 is returned as the search result.

[Execution example]

#### Figure 19.3-1 Execution example of 0 detection

| Program data                      | Read data (decimal) |                   |  |
|-----------------------------------|---------------------|-------------------|--|
| 1111111111111111111000000000000   | (FFFFF000н)         | → 2 0             |  |
| 11111000010010011110000010101010в | (F849E0AAн)         | → 5               |  |
| 1000000000000101010101010101010   | (8002ААААн)         | $\rightarrow$ 1   |  |
| 111111111111111111111111111111111 | (FFFFFFFFH)         | $\rightarrow$ 3 2 |  |

#### 1 Detection

Scans data that was written to the data register for 1 detection from the MSB to LSB, and returns the position where the first "1" was detected.

The detection result can be obtained by reading the detection result register.

Relationship between the detected position and value to be returned is as per Table 19.3-1.

When "1" does not exist (in other words, when the numeric value is  $0000000_{\text{H}}$ ), a value of 32 is returned as the search result.

[Execution example]

#### Figure 19.3-2 Execution example of 1 detection

| Program data                           | Read data (d | Read data (decimal) |  |  |
|----------------------------------------|--------------|---------------------|--|--|
| 00100000000000000000000000000000000000 | (20000000н)  | → 2                 |  |  |
| 0000001001000110100010101100111в       | (01234567н)  | $\rightarrow$ 7     |  |  |
| 0000000000000111111111111111111        | (0003FFFFн)  | $\rightarrow$ 1 4   |  |  |
| 000000000000000000000000000000001в     | (0000001н)   | → 3 1               |  |  |
| 00000000000000000000000000000000000000 | (00000000н)  | $\rightarrow$ 3 2   |  |  |

#### Change Point Detection

Scans data that was written to the data register for detecting the point of change from bit 30 to LSB, and compares it with the MSB value. Returns the position where the value different from the MSB was first detected.

The detection result can be obtained by reading the detection result register.

The detected position and value to be returned are as per Table 19.3-1 .

When the change point does not exist, value of 32 is returned.

In the change point detection, 0 is not returned as the detection result.

[Execution example]

#### Figure 19.3-3 Execution example of change point detection

| Program data                           | Read data (decimal)                                  |
|----------------------------------------|------------------------------------------------------|
| 00100000000000000000000000000000000000 | $\begin{array}{rrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrr$ |
|                                        | (IIIIIIFFB) - 3 Z                                    |

Table 19.3-1 Bit position and value to be returned (decimal)

| Detected bit position | Returned<br>value | Detected bit<br>position | Returned<br>value | Detected bit position | Returned<br>value | Detected bit position | Returned<br>value |
|-----------------------|-------------------|--------------------------|-------------------|-----------------------|-------------------|-----------------------|-------------------|
| 31                    | 0                 | 23                       | 8                 | 15                    | 16                | 7                     | 24                |
| 30                    | 1                 | 22                       | 9                 | 14                    | 17                | 6                     | 25                |
| 29                    | 2                 | 21                       | 10                | 13                    | 18                | 5                     | 26                |
| 28                    | 3                 | 20                       | 11                | 12                    | 19                | 4                     | 27                |
| 27                    | 4                 | 19                       | 12                | 11                    | 20                | 3                     | 28                |
| 26                    | 5                 | 18                       | 13                | 10                    | 21                | 2                     | 29                |
| 25                    | 6                 | 17                       | 14                | 9                     | 22                | 1                     | 30                |
| 24                    | 7                 | 16                       | 15                | 8                     | 23                | 0                     | 31                |
| -                     |                   |                          |                   |                       | not exist         | 32                    |                   |

#### Save/Return Processes

When the internal status of the bit search module needs to be saved/returned, for example using the bit search module during interrupt handling, follow the procedure below.

- 1. Read the 1 detection data register and store the read data (Save).
- 2. Use the bit search module.
- 3. Write the data saved in step 1) to the 1 detection data register (Return).

As per the above operation, the value acquired when reading the detection result register for the next time is in accordance with the contents written to the bit search module before 1). Even if the data register that was written last is for 0 detection or change point detection, correctly returns by following the above procedure.

CHAPTER 19 Bit Search Module
# CHAPTER 20 Wait Controller

This chapter describes an outline of the wait control section, and the register configuration/functions.

20.1 Outline of Wait Control Section20.2 Wait Control Register (WAITC)

# 20.1 Outline of Wait Control Section

#### The wait control section sets the access speed (wait number) for built-in memory.

#### ■ Internal Memory Area

The internal memory area is as follows.

- MB91191 series: address:0xC0000 to 0xfffff
- MB91192 series: address:0x80000 to 0xfffff (However, access is disabled 0x80800 to 0x9ffff.)

#### Register List of Wait Controller

### Figure 20.1-1 Register list of Wait controller



#### The configuration/functions of the wait control register are shown.

#### ■ Wait Control Register (WAITC)



[bit7 to 3]:

There are unused bits.

[bit2]:

Be sure to write "0".

[bit1, 0]:WTC1, 0

There are specification bits of wait count.

| WTC1 | WTC0 | Wait count    | at ø=fch/2 | at ∳=fch                    |
|------|------|---------------|------------|-----------------------------|
| 0    | 0    | 0Wait(2cycle) | 200 ns     | Combination setting disable |
| 0    | 1    | 1Wait(3cycle) | 300 ns     | 150 ns                      |
| 1    | 0    | Reserved      | -          | -                           |
| 1    | 1    | Reserved      | -          | -                           |

CHAPTER 20 Wait Controller

# CHAPTER 21 Flash Memory

This chapter describes an outline of the flash memory, the register configuration/functions and the flash memory operations.

- 21.1 Overview of Flash Memory
- 21.2 Flash Memory Status Register (FSTR)
- 21.3 Operation of Flash Memory
- 21.4 Flash Memory Auto Algorithm (Embedded Algorithm TM)
- 21.5 Auto Algorithm Execute State

## 21.1 Overview of Flash Memory

The MB91F191A and MB91F192 devices have built-in flash memory that can erase all sectors in a block and erase per sector using a single +3V power source, and write per half-word (16-bit) using a FR-CPU with 254-Kbyte<sup>\*1</sup> (2-Mbit) / 384-Kbyte (3-Mbit) capacities respectively.

#### Overview of Flash Memory

The function of this flash memory is the same as our 2Mbit ( $256K \times 8 / 128K \times 16$ ) flash memory MBM29LV200T (excluding some sector configuration), and writing from outside the device using a<sup>\*2</sup>, ROM writer is also possible.

In addition to the MBM29LV200T equivalent function, if it is used as built-in ROM of the FR-CPU, command/data reading per word (32-bit) is possible, and high-speed operation can be realized.

It is built-in flash memory of 3V operation 254 KByte <sup>\*1</sup> (MB91F191A)/384 KByte (MB91F192). Combining a flash memory macro and FR-CPU interface circuit realizes the following functions.

- CPU program/data storage memory function
  - When this flash memory is used as ROM, 32-bit bus width access is enabled.
  - Enables reading, writing, and erasing (auto program algorithm<sup>\*3</sup>) using the CPU
- Functions equivalent to those of the MB29LV200T (a flash memory product)
  - Enables reading, writing, and erasing (auto program algorithm<sup>\*3</sup>) using the ROM writer

This chapter describes use of this flash memory from the FR-CPU. Refer to the separate manual for the ROM writer User's Guide for details when using this flash memory from the ROM writer.

- \*1: The MBM29LV200T has 256 Kbytes, but a 2-Kbyte area overlaps with built-in RAM for the MB91F191A, so use is impossible.
- \*2: The memory capacity of the MB91F192 is 384 Kbytes, but it is extended to be based on the MBM29LV200T (256 Kbytes), so the function is the same.
- \*3: Automatic program algorithm=Embedded Algorithm <sup>TM</sup>

Embedded Algorithm <sup>TM</sup> is a registered trademark of Advanced Micro Devices, Inc.

#### Block Diagram of Flash Memory



Figure 21.1-1 Block Diagram of Flash memory

#### Register List of Flash Memory





#### Memory Map and Sector Construction

Address mapping of the flash memory differs when accessed from the FR-CPU and by the ROM writer<sup>\*1</sup>. This shows the mapping at accessing from the CPU.





1 Memory map

↑ Sector construction (SA=Sector address)

| Table 21.1-1 | Sector address | table | (MB91F191A) |
|--------------|----------------|-------|-------------|
|--------------|----------------|-------|-------------|

| Sector address | Address range                                | Corresponding<br>bit position | Sector capacity |
|----------------|----------------------------------------------|-------------------------------|-----------------|
| SA0            | 000A0000-1h to 000BFFFC-Dh (MSB side 16-bit) | Bit31 to 16                   | 64 Kbytes       |
| SA1            | 000C0000-1h to 000DFFFC-Dh (MSB side 16-bit) | Bit31 to 16                   | 64 Kbytes       |
| SA2            | 000E0000-1h to 000EFFFC-Dh (MSB side 16-bit) | Bit31 to 16                   | 32 Kbytes       |
| SA3            | 000F0000-1h to 000F3FFC-Dh (MSB side 16-bit) | Bit31 to 16                   | 8 Kbytes        |
| SA4            | 000F4000-1h to 000F7FFC-Dh (MSB side 16-bit) | Bit31 to 16                   | 8 Kbytes        |
| SA5            | 000F8000-1h to 000FFFFC-Dh (MSB side 16-bit) | Bit31 to 16                   | 16 Kbytes       |
| SA6            | 000A0002-3h to 000BFFFE-Fh (LSB side 16-bit) | Bit15 to 00                   | 64 Kbytes       |
| SA7            | 000C0002-3h to 000DFFFE-Fh (LSB side 16-bit) | Bit15 to 00                   | 64 Kbytes       |
| SA8            | 000E0002-3h to 000EFFFE-Fh (LSB side 16-bit) | Bit15 to 00                   | 32 Kbytes       |
| SA9            | 000F0002-3h to 000F3FFE-Fh (LSB side 16-bit) | Bit15 to 00                   | 8 Kbytes        |



Figure 21.1-4 Memory Map and Sector construction (MB91F192)

↑ Memory map

↑ Sector construction (SA=Sector address)

| Table 21.1-2 | Sector address | table ( | (MB91F192) |
|--------------|----------------|---------|------------|
|              |                |         | /          |

| Sector address | Address range                                | Corresponding<br>bit position | Sector capacity |
|----------------|----------------------------------------------|-------------------------------|-----------------|
| SA0            | 000A0000-1h to 000BFFFC-Dh (MSB side 16-bit) | Bit31 to 16                   | 64 Kbytes       |
| SA1            | 000C0000-1h to 000DFFFC-Dh (MSB side 16-bit) | Bit31 to 16                   | 64 Kbytes       |
| SA2            | 000E0000-1h to 000EFFFC-Dh (MSB side 16-bit) | Bit31 to 16                   | 32 Kbytes       |
| SA3            | 000F0000-1h to 000F3FFC-Dh (MSB side 16-bit) | Bit31 to 16                   | 8 Kbytes        |
| SA4            | 000F4000-1h to 000F7FFC-Dh (MSB side 16-bit) | Bit31 to 16                   | 8 Kbytes        |
| SA5            | 000F8000-1h to 000FFFFC-Dh (MSB side 16-bit) | Bit31 to 16                   | 16 Kbytes       |
| SA6            | 000A0002-3h to 000BFFFE-Fh (LSB side 16-bit) | Bit15 to 00                   | 64 Kbytes       |
| SA7            | 000C0002-3h to 000DFFFE-Fh (LSB side 16-bit) | Bit15 to 00                   | 64 Kbytes       |
| SA8            | 000E0002-3h to 000EFFFE-Fh (LSB side 16-bit) | Bit15 to 00                   | 32 Kbytes       |
| SA9            | 000F0002-3h to 000F3FFE-Fh (LSB side 16-bit) | Bit15 to 00                   | 8 Kbytes        |
| SA10           | 000F4002-3h to 000F7FFE-Fh (LSB side 16-bit) | Bit15 to 00                   | 8 Kbytes        |
| SA11           | 000F8002-3h to 000FFFFE-Fh (LSB side 16-bit) | Bit15 to 00                   | 16 Kbytes       |

\*1: The mounted flash memory is little endian, but it is converted to big endian by the FR-CPU interface circuit. This conversion function does not work during access by the ROM writer, so mapping is different from CPU mode.

### 21.2 Flash Memory Status Register (FSTR)

#### The flash memory status register (FSTR) indicates the flash memory operation status.

#### Flash Memory Status Register (FSTR)

#### Figure 21.2-1 Flash memory status register (FSTR)

| bit             | 7    | 6      | 5   | 4   | 3 | 2 | 1 | 0   | Initial value |
|-----------------|------|--------|-----|-----|---|---|---|-----|---------------|
| Address: 007C0н | INTE | RDYINT | WE  | RDY | - | - | - | -   | 000Ов         |
| Access→         | R/W  | R/W    | R/W | R   | - | - | - | R/W | -             |

It is a register that indicates the operation status of flash memory.

Controls interrupts to the CPU and writing to the flash memory.

It can be accessed only by CPU. It cannot be accessed at mounting the writer.

Do not use the read modify write command to access this register.

#### [bit 7]: INTE

Controls generation of interrupts when auto algorithm (write, erase, etc.) of the flash memory ends.

| 0 | Disables auto algorithm termination interrupt output. (Initial value) |
|---|-----------------------------------------------------------------------|
| 1 | Enables auto algorithm termination interrupt output.                  |

Be initialized to "0" when resetting.

This bit can be read and written.

#### [bit 6]: RDYINT

It will be "1" when the auto algorithm (write, erase, etc.) of the flash memory ends.

The auto algorithm termination interrupt request is generated if this bit becomes "1" when interrupt generation is enabled by specifying bit7:INTE= "1".

Be initialized to "0" when resetting.

This bit can be read and written. However, "0" only is possible for writing, and even if "1" is written, the bit value will not be changed.

#### [bit 5]: WE

Controls the writing data and command to the flash memory under the CPU mode.

While this bit is "0", writing data and command to the flash memory will be invalid. Reading data from the flash memory will be 32-bit access.

While this bit is "1", writing data and command to the flash memory will be valid, and initiation of the auto algorithm is enabled. However, reading data from the flash memory will be 16-bit access, and 32-bit access is impossible. So during this period, it cannot be used as the program memory.

This bit must be re-written after confirming the auto algorithm (write/erase) is stopped by the RDY bit. While the RDY bit is "0", the value of this bit cannot be re-written.

| 0 | Disables writing to the flash memory and enables 32-bit reading [Initial value]    |
|---|------------------------------------------------------------------------------------|
| 1 | Enables writing to the flash memory and disables 32-bit reading (programming mode) |

Be initialized to "0" when resetting.

This bit can be read and written.

#### [bit 4]:RDY

This bit indicates the operation status of the auto algorithm (write/erase).

While this bit is "0", writing or erasing is carried out by the auto algorithm, and new write or erase commands cannot be received. Data cannot be read from the flash memory address. The read data indicates the flash memory status.

Refer to "21.5 Auto Algorithm Execute State" for details.

| 0 | During writing/erasing, commands that read, write, and erase data cannot be received. |
|---|---------------------------------------------------------------------------------------|
| 1 | Commands that read, write, and erase data can be received.                            |

This bit is not initialized at reset. (It conforms the status of flash memory at that time.)

Read is only possible. Writing does not affect the value of this bit.

[bit 3 to 1]:(reserved bit)

There are reserved bit. The read value is irregular, and write operation does not affect.

#### [bit 0]:(reserved bit)

It is reserved bit. These bits indicate "0" when read. Always write "0" to this bit. Writing "1" does not guarantee.

Be initialized to "0" when resetting.

Always write "0". These bits indicate "0" when read.

## 21.3 **Operation of Flash Memory**

When accessed by the FR-CPU, the following two types of access mode exist.

• ROM mode: Word (32-bit) length data can be read in blocks, but not written.

• Programming mode: Word (32-bit) length access is disabled, but writing in half-word (16-bit) lengths is enabled.

#### ■ FR-CPU ROM Mode (32-bit, Read Only)

This mode functions as the internal ROM of FR-CPU. Enables word (32-bit) length data to be read in blocks, but cannot write to the flash memory or initiate auto algorithm.

- Mode specification method
  - This mode is on when the "WE" bit of the flash memory status register is "0".
  - When the CPU is in operation, it always enters this mode after the reset has been released.
  - When the CPU is not in operation, it cannot enter this mode.
- Operation content
  - When reading the flash memory area, word (32-bit) length data is read from the memory in blocks.
  - The number of cycles required to read data is 2 cycles per word (1 wait). Using this enables commands to be supplied to the FR-CPU without waiting.

#### Restrictions

- The address allocation method and endian type differ from writing the ROM writer.
- Under this mode, neither command nor data can be written to the flash memory.
- When setting the gear cycle of the CPU system to source oscillation x1, 1 Wait must be specified by the Wait control section before setting.

#### ■ FR-CPU Programming Mode (16-bit, Read/Write)

This mode is enabled erasing/writing data. Access of word (32-bit) length data in blocks is impossible, so while operation is carried out under this mode, program execution on the flash memory is impossible.

#### Mode specification method

- This mode is on when the "WE" bit of the flash memory status register is "1".
- When the CPU is in operation, the "WE" bit becomes "0" after the reset has been released. Write "1" to use this mode. Returns to ROM mode when the "WE" bit becomes "0" by rewriting "0" or generating a reset.
- The "WE" bit cannot be rewritten while the "RDY" bit of the flash memory status register is "0". Rewrite the "WE" bit after confirming that the "RDY" bit has changed to "1".

#### Operation content

• When reading the flash memory area, half-word (16-bit) length data is read from the memory in blocks.

The number of cycles taken for reading is 2 cycles per half-word (1 wait).

• Writing command to the flash memory enables the auto algorithm to be initiated. Initiating auto algorithm enables the flash memory to be erased or written. Refer to "21.4 Flash Memory Auto Algorithm (Embedded Algorithm TM)" for details of the auto algorithm.

#### Restrictions

- The address allocation method and endian type differ from writing the ROM writer.
- Under this mode, reading data of word (32-bit) length is disabled.
- When setting the gear cycle of the CPU system to source oscillation x 1, 1 Wait must be specified by the Wait control area before setting.

#### Auto Algorithm Execute State

When auto algorithm is initiated under CPU programming mode, the auto algorithm operation status can be identified by the internal ready/busy signal (RDY/BUSYX). This ready/busy signal level can be read as the "RDY" bit of the flash memory status register.

While the "RDY" bit is "0", writing or erasing is carried out by the auto algorithm, and no new write or erase commands can be received. Also, data cannot be read form the flash memory address.

The data read while the "RDY" bit is "0" is the hardware sequence flag indicating the flash memory status. (Refer to "21.5 Auto Algorithm Execute State Hardware sequence flag" for details.)

#### Interrupt Control

Interrupt request can be generated to the CPU by the exit sequence of the auto algorithm. By doing this, the end of prolonged auto algorithm sequences can be known immediately.

Auto algorithm exit interrupt is controlled by the "RDYINT" and "INTE" bit of the flash memory status register.

"RDYINT" bit is the auto algorithm termination interrupt flag. When detecting the rising edge of "0" from "1" of the internal ready/busy signal (RDY/BUSYX), sets to "1". When the "INTE" bit is "1", if the "RDYINT" bit is set, an interrupt request is output to the CPU.

Write "0" to the "RDYINT" bit or "INTE" bit to cancel the interrupt request.

# 21.4 Flash Memory Auto Algorithm (Embedded Algorithm <sup>TM</sup>)

# Writing or erasing of the flash memory cell is carried out by initiating the auto algorithm stored by the flash memory itself.

#### Command Operation

In order to initiate the auto algorithm, execute continuous writing of half-word (16-bit) data for 1 to 6 times to the flash memory. This is called a command.

If an invalid address or data is written, or the address and data are written in the wrong order, the flash memory is reset to read mode.

Table 21.4-1 lists the command.

Table 21.4-1 Command sequence table

| Command                        | Access numbers | 1 Writing Cycle       |                   | 2 Writing Cycle       |                   | 3 Writing Cycle         |                   | 4 Writing Cycle       |                   | 5 Writing Cycle       |                   | 6 Writing Cycle |                   |
|--------------------------------|----------------|-----------------------|-------------------|-----------------------|-------------------|-------------------------|-------------------|-----------------------|-------------------|-----------------------|-------------------|-----------------|-------------------|
| sequence                       |                | Address               | Data              | Address               | Data              | Address                 | Data              | Address               | Data              | Address               | Data              | Address         | Data              |
| Read/Reset                     | 1              | XXXXXXXX <sub>H</sub> | F0F0 <sub>H</sub> | -                     |                   | -                       |                   | -                     |                   | -                     |                   | -               |                   |
| Read/Reset                     | 4              | $000F5556_{ m H}$     | AAAA <sub>H</sub> | 000EAAAA <sub>H</sub> | 5555 <sub>H</sub> | $000F5556_{\mathrm{H}}$ | F0F0 <sub>H</sub> | RA                    | RD                | -                     |                   | -               |                   |
| Program                        | 4              | $000F5556_{ m H}$     | AAAA <sub>H</sub> | 000EAAAA <sub>H</sub> | 5555 <sub>H</sub> | 000F5556 <sub>H</sub>   | A0A0 <sub>H</sub> | PA                    | PD                | 000EAAAA <sub>H</sub> | 5555 <sub>H</sub> | 000E5556H       | 1010 <sub>H</sub> |
| Chip Erasing                   | 6              | $000F5556_{ m H}$     | AAAA <sub>H</sub> | 000EAAAA <sub>H</sub> | 5555 <sub>H</sub> | $000F5556_{\mathrm{H}}$ | 8080 <sub>H</sub> | 000F5556 <sub>H</sub> | AAAA <sub>H</sub> | 000EAAAA <sub>H</sub> | 5555 <sub>H</sub> | SA              | 3030 <sub>H</sub> |
| Sector Erasing                 | 6              | $000F5556_{ m H}$     | AAAA <sub>H</sub> | 000EAAAA <sub>H</sub> | 5555 <sub>H</sub> | 000F5556 <sub>H</sub>   | 8080 <sub>H</sub> | 000F5556 <sub>H</sub> | AAAA <sub>H</sub> | -                     |                   | -               |                   |
| Sector Erasing being Suspended |                | XXXXXXXX <sub>H</sub> | B0B0 <sub>H</sub> | -                     |                   | -                       |                   | -                     |                   | -                     |                   | -               |                   |
| Sector Erasing being Restarted |                | XXXXXXXX <sub>H</sub> | 3030 <sub>H</sub> | -                     |                   | -                       |                   | -                     |                   | -                     |                   | -               |                   |

\*: Commands must be issued by writing half-words under the FR-CPU programming mode.

RA: Read address /RD: Read data

PA: Write address/PD: Write data

SA: Sector address (specification of any address in the sector. Refer to Table 21.1-1 and Table 21.1-2)

Erase suspension command  $(B0_H)$  and erase restart command  $(30_H)$  are only valid while erasing the sector.

Two types of reset command can reset the flash memory to read mode.

#### Read (Read)/Reset command

In order to return from timing limit excess to read mode, issue the read/reset command sequence. Reads data from the flash memory with the read cycle. The flash memory retains the read status until another command is input.

The flash memory is automatically read/reset when the power is turned on. In this case, the data read command in unnecessary.

#### Program (Write)

Under CPU programming mode, writing is basically carried out per half-word. Writing requires four bus cycles. There are two "unlock" cycles for the command sequence, and the writing set up command and writing data cycle continue. Starts writing to the memory at the last writing cycle.

After executing the auto writing algorithm command sequence, the flash memory no longer requires external control. The flash memory generates the appropriate write pulse automatically created within it, and verifies the margin of the written cell. The auto writing operation ends when the bit 7 data matches the data written to this bit by the data polling function (refer to "21.5 Auto Algorithm Execute State - Hardware sequence flag"), takes this opportunity to return to read mode, and will not receive writing addresses any longer. As a result, the flash memory requests the next valid address at this stage. In this manner, data polling indicates that the memory is being written.

During writing, all commands written to the flash memory are ignored. If address data exists while hardware reset is initiated at writing, such data cannot be guaranteed.

Writing is enabled in any address order or even if the sector boundary is exceeded. Data "0" cannot be returned to data "1" by writing. If data "1" is written to data "0", the element is determined as defective by the data polling algorithm, or it appears to be written as data "1". However, when data is read under the reset/read mode, the data remains as "0". Data 0 can be changed to data 1 at the erase operation only.

#### Chip Erasing

Chip erase (erasing all sectors in blocks) is carried out by accessing for six times. Firstly, two "unlock" cycles exist, and continuously, the "set up" command is written. Until the chip erase command, two more "unlock" cycles continue.

During a chip erase operation, the user does not need to write data to the flash memory prior to erasing. While executing the auto erase algorithm, the flash memory automatically writes "0" patterns and verifies before erasing all cells (pre-programmed). During this operation, the flash memory does not require external control.

Auto erase starts by writing within the command sequence, ends when bit 7 becomes "1", and the flash memory returns to read mode at this stage. The chip erasure time will be [time for sector erase x total number of sectors + time for writing chip (preprogrammed)].

#### Sector Erasing

Sector erase requires six access cycles. Two "unlock" cycles exist, and the "set up" command is written continuously, then two more "unlock" cycles follow, and erasure of the sector starts by inputting the sector erase command at the sixth cycle. The next sector erase command can be received during the 50µs time-out from writing the last sector erase command.

Multiple sector erase can be simultaneously received by writing six bus cycles as mentioned before. This sequence is carried out by continuously writing the sector erase command  $(30_H)$  at the sector address to be erased simultaneously. Erasing the sector starts on exiting the 50 µs time-out period from writing the last sector erase command. In other words, when a number of sectors are erased simultaneously, the next sector to be erased must be input within 50 µs. If it is input after that, the command may not be received. Whether or not the sector erase command followed is valid can be monitored by bit 3. (Refer to "21.5 Auto Algorithm Execute State - Hardware sequence flag" for details). Resets the sector erase command during the time-out or any command other than erase suspension to read, and ignores the previous command sequence. In this case, erasure is completed by re-erasing the sector. The sector address can be input to the sector erase buffer from any combination and number (0 to 6).

For sector erasure, the user does not need to write to the flash memory before erasing. The flash memory writes to all cells within the sector to be erased automatically (preprogrammed). Other sectors not to be erased are unaffected while erasing the sector. During these operations, the flash memory does not require external control.

Auto sector erase starts after the  $50\mu$ s time-out period from writing the last sector erase command. When the bit 7 data becomes "1" (refer to "21.5 Auto Algorithm Execute State - Hardware sequence flag" for details), it ends and the flash memory returns to read mode. Other commands are ignored. Data polling is activated at any address within the erased sector. Time for erasing multiple sectors will be [(time for erasing the sector + time for writing the sector (preprogrammed)) x number of sectors to be erased].

#### Temporary deletion suspension

The erase suspension command suspends the auto algorithm of the flash memory while erasing the sector by user, and enables data from sectors not being erased to be read/written. This command is only valid while erasing sectors, and is ignored while erasing and writing chips. The erase suspension commands  $(BO_H)$  are only valid while erasing sectors that include sector erase time-out periods after sector erase commands  $(30_H)$ . When this command is input during the time-out period, time-out ends immediately, and the erasure operation is suspended. When the erase restart command is written, erasure operation restarts. Any address is acceptable when inputting the command that suspends erase and the command that restarts erase.

If the erase suspension command is input while erasing the sector, it takes a maximum of 20  $\mu$ s for the flash memory to stop the erasure operation. When the flash memory enters erase suspension mode, the ready/ busy output and bit 7 output are "1", and bit 6 stops toggling. Whether the erasure operation has stopped or not can be checked by inputting the address of the sector that is being erased and monitoring values read by bits 6 and 7. Writing of the erase suspension command is also ignored.

Once the erasure operation stops, the flash memory enters erase suspension/read mode. Under this mode, reading data is valid for sectors in which data erasure is not suspended, but it is same as standard reading for others. During reading erase suspension, bit 2 toggles to continuous reading from the sector whose erasure was suspended. (Refer to "21.5 Auto Algorithm Execute State - Hardware sequence flag" for details).

After entering erase suspension reading mode, the user can write to the flash memory by writing a write command sequence. This writing mode becomes the erase suspension writing mode. Writing under this mode is validated for sectors in which data erasure is not suspended, but for others, it is the same as writing normal bytes. Under erase suspension writing mode, bit 2 toggles for continuous reading from the sector whose erasure was suspended. The erase suspension bit can be used to detect this operation. Notes on use, bit 6 can read any address, but bit 7 must read the written address.

In order to restart the sector erase operation, the restart command  $(30_{\rm H})$  must be input. In this case, inputting of the restart command is ignored. On the other hand, the erase suspension command can be input after the flash memory restarts erasing.

### 21.5 Auto Algorithm Execute State

This flash memory has hardware that notifies the internal flash memory operation status and operation completion for outside of the flash memory to execute the write/ erase flow by auto algorithm. One is a hardware sequence flag, and the other is the ready/busy signal.

#### Ready/Busy Signal (RDY/BUSYX)

The flash memory has a ready/busy signal as well as a hardware sequence flag as a means to notify whether the internal auto algorithm is being executed or has finished. This ready/busy signal is connected to the flash memory interface circuit, and can be read as the "RDY" bit of the flash memory status register. Interrupt requests can be also generated to the CPU by the rising of the ready/busy signal. (Refer to "21.2 Flash Memory Status Register (FSTR)" for details).

When the read value of the "RDY" bit is "0", the flash memory is being written on or erased. In this case, neither write nor erase commands will be accepted. When the read value of the "RDY" bit is "1", the flash memory is on wait state to be read/written on or erased.

#### Hardware Sequence Flag

#### Figure 21.5-1 Hardware sequence flag



\*: Word reading is disabled. (Only to be used under FR-CPU programming mode.)

The hardware sequence flag can be acquired as data by reading any address (odd addresses in the case of byte access) of the flash memory while executing auto algorithm. There are 5 valid bits of data, each of them expresses the auto algorithm status.

#### Figure 21.5-2 Hardware sequence flag (At Half word, Byte access)

| bit | 7     | 6      | 5      | 4             | 3      | 2      | 1             | 0             |
|-----|-------|--------|--------|---------------|--------|--------|---------------|---------------|
|     | DPOLL | TOGGLE | TLOVER | Indeterminate | SETIMR | TOGGL2 | Indeterminate | Indeterminate |

These flags are meaningless in FR-CPU ROM mode. Half-word or byte reading must be carried out under FR-CPU programming mode only.

|                        |                             | State                                                                                   | DPOLL        | TOGGLE    | TLOVER | SETIMR | TOGGL2    |
|------------------------|-----------------------------|-----------------------------------------------------------------------------------------|--------------|-----------|--------|--------|-----------|
|                        | Au                          | tomatic Writing operation                                                               | Reverse Data | Toggle    | 0      | 0      | 1         |
|                        | Au                          | tomatic Erasing operation                                                               | 0            | Toggle    | 0      | 1      | Toggle    |
| Executing              | Erase<br>suspension<br>mode | Erase suspension read (sectors in erase suspension)                                     | 1            | 1         | 0      | 0      | Toggle *1 |
|                        |                             | Erase<br>spension<br>mode<br>Erase suspension read (sectors not<br>in erase suspension) |              | Data      | Data   | Data   | Data      |
|                        |                             | Erase suspension write (sectors not in erase suspension)                                | Reverse Data | Toggle *2 | 0      | 0      | 1 *3      |
|                        | Au                          | tomatic Writing operation                                                               | Reverse Data | Toggle    | 1      | 0      | 1         |
| Time limit<br>exceeded | Au                          | tomatic Erasing operation                                                               | 0            | Toggle    | 1      | 1      | Undefined |
|                        | Write                       | operation at erase suspension                                                           | 0            | Toggle    | 1      | 1      | Undefined |

Table 21.5-1 State list of hardware sequence flag

\*1: Bit 2 toggles when reading continuously from the erase suspension sector.

\*2: Bit 6 toggles even when reading continuously from any address.

\*3: During writing erasure suspension, bit 2 will be "1" when reading the address that is being written.

However, bit 2 toggles when reading continuously from sectors in which erasure is suspended.

The bits lists in the Table 21.5-1 have the following meaning:

[bit 7]:DPOLL=Data polling

[bit 6]:TOGGLE=Toggle bit

[bit 5]:TLOVER=Time limit exceeded

[bit 3]:SETIMR=Sector erasing timer

[bit 2]:TOGGL2=Toggle bit 2

Each bit is briefly described below:

[bit 7]:DPOLL (Data polling)

#### Automatic Writing operation

When reading is carried out while executing the auto write algorithm, the flash memory outputs the reversed data of the data that was last written to bit 7. When read access is carried out once the auto write algorithm is completes, the flash memory outputs bit 7 of the read data at the address indicated by the address signal.

#### Automatic Erasing operation

While executing the auto erase algorithm, if reading is carried out, the flash memory outputs "0" regardless of the address indicated by the address signal. In the same way, "1" is output when it ends.

#### Sector erasing being suspended

When reading is carried out while sector deletion is suspended. The flash memory outputs "1" if the address indicated by the address signal belongs to the sector during deletion. If it does not belong to the sector during deletion, the read value "bit 7" of the address indicated by the address signal is output. Whether the sector status is erase suspended or not, and which sector is being erased, can be determined by referring to the toggle bit of bit 6 mentioned later.

Note:

When the auto algorithm operation approaches the end, bit 7 (data polling) will be changed asynchronously during reading. This indicates that the flash memory sends information about its operating status to bit 7, and sends the defined data to the next one. Even when the flash memory finishes the auto algorithm, and bit 7 outputs the defined data, other bits are not defined yet. Defined data of other bits are read continuously.

#### [bit 6]:TOGGLE (Toggle bit)

#### Auto writing or erasing operation

While executing the auto writing or erase algorithm, if reading continuously, the flash memory outputs the results while setting "1" and "0" as toggles to bit 6. When the auto writing or erase algorithm ends, toggling of bit 6 is stopped for continuous reading, and valid data is output. Toggle bit is validated after the last writing cycle of each command sequence is executed.

If writing is attempted, but the sector to be written on is protected from being overwritten, after toggling for about 2  $\mu$ s, toggling ends without rewriting the data. In terms of erasing, if all selected sectors are protected from being overwritten, the toggle bit toggles for about 100  $\mu$ s, and then returns to read mode without rewriting any data.

#### Sector erasing being suspended

When reading is carried out while sector deletion is suspended, the flash memory outputs "1" if the address indicated by the address signal belongs to the sector during deletion. Outputs bit 6 of the read value of the address indicated by the address signal, if it does not belong to the sector being erased.

[bit 5]:TLOVER (Time limit exceeded)

#### Auto writing or erasing operation

Bit 5 indicates that execution of the auto algorithm is exceeded the time prescribed within the flash memory (number of internal pulse times). Bit 5 outputs "1" under this status. In other words, when this flag outputs "1" while the auto algorithm is operating, it indicates that writing or deletion has failed.

Attempts to write bit 5 to non-blank areas without prior erasure may cause failure. In this case, defined data cannot be read from bit7 (data polling), and bit6 (toggle bit) will continuously toggle. Under this status, if the time limit is exceeded, "1" will be output to bit 5. Please note that this indicates that the flash memory was not used correctly rather than any defect with the flash memory. If this event occurs, the reset command should be executed.

[bit 3]:SETIMR (Sector erasing timer)

#### Sector erase operation

After the first sector deletion command sequence is executed, the waiting period for sector deletion is indicated. Bit 3 outputs "0" during this period, and "1" if the sector erase wait period is exceeded. The data polling and toggle bits are validated after executing the first sector deletion command sequence.

When "1" is set in this flag while the data polling or toggle bit function indicates that the erase algorithm is being executed, an internally controlled erase operation has started. Writing of continuous command is ignored until the data polling or toggle bit indicates the erase termination. (Input of deletion suspension code only is accepted.)

If this flag is "0", the flash memory accepts the additional sector deletion code to be written. For confirmation, using software to check this flag status prior to writing the sector erase code is recommended. If "1" is shown at the 2nd status check, the additional sector deletion code may not have been accepted.

When reading is carried out while sector deletion is suspended. The flash memory outputs "1" if the address indicated by the address signal belongs to the sector during deletion. If it does not belong to the sector during deletion, the read value "bit 3" of the address indicated by the address signal is output.

[bit 2]:TOGGL2 (toggle bit 2)

#### Sector erase operation

This toggle bit is used to detect whether the flash memory is in auto deletion or suspension of deletion status in addition to the toggle bit of bit 6. Bit 2 operates the toggle when continuously reading from the sectors that have been deleted during auto deletion. If the flash memory is under deletion suspension reading mode, bit 2 operates the toggle by continuously reading from the sector in which deletion is suspended.

If the flash memory is under deletion suspension reading mode, "1" is read by bit 2 by continuously reading from the sector in which deletion is not suspended. In contrast to bit 2, bit 6 toggles only during normal writing, erasing, or erase suspension writing.

For example, bits 2 and 6 are used together to detect the erase suspension reading mode. (Bit 2 toggles, whereas bit 6 does not.)

Bit 2 is also used to detect the deleted sectors. When the flash memory is being deleted, bit 2 operates the toggle if reading from the deleted sector.

#### CHAPTER 21 Flash Memory

# Appendix

Details that could not be described within the body text, such as I/O map, interrupt vector, peripheral circuit measurement speed, restrictions and commands list for use of the MB91191/MB91192 series are described in the appendix.

Appendix A I/O Map
Appendix B Interrupt vector
Appendix C Measurement accuracy of peripheral circuit
Appendix D Restrictions for Using MB91191/MB91192 series
Appendix E Instruction List

# Appendix A I/O Map

# Addresses shown on the Table A-1 are allocated to registers of the peripheral functions built into the MB91191/MB91192 series.

#### ■ I/O Map

| Address            | Register Name                  | Access | Register | Initial value          |
|--------------------|--------------------------------|--------|----------|------------------------|
| 00000 <sub>H</sub> | Port 3 data register           | R/W    | PDR3     | XXXX XXXX <sub>B</sub> |
| 00001 <sub>H</sub> | Port 2 data register           | R/W    | PDR2     | XXXX XXXX <sub>B</sub> |
| 00002 <sub>H</sub> | Port 1 data register           | R/W    | PDR1     | XXXX XXXX <sub>B</sub> |
| 00003 <sub>H</sub> | Port 0 data register           | R/W    | PDR0     | XXXX XXXX <sub>B</sub> |
| 00004 <sub>H</sub> | Port 7 data register           | R/W    | PDR7     | X <sub>B</sub>         |
| 00005 <sub>H</sub> | Port 6 data register           | R/W    | PDR6     | XXXX XXXX <sub>B</sub> |
| 00006 <sub>H</sub> | Port5 data register            | R/W    | PDR5     | XXXX XXXX <sub>B</sub> |
| 00007 <sub>H</sub> | Port 4 data register           | R/W    | PDR4     | XXXX XXXX <sub>B</sub> |
| 00008 <sub>H</sub> | Port 3 data direction register | W      | DDR3     | 0000 0000 <sub>B</sub> |
| 00009 <sub>H</sub> | Port 2 data direction register | W      | DDR2     | 0000 0000 <sub>B</sub> |
| 0000A <sub>H</sub> | Port 1 data direction register | W      | DDR1     | 0000 0000 <sub>B</sub> |
| 0000B <sub>H</sub> | Port 0 data direction register | W      | DDR0     | 0000 0000 <sub>B</sub> |
| 0000C <sub>H</sub> | Port 7 data direction register | W      | DDR7     | 0 <sub>B</sub>         |
| 0000D <sub>H</sub> | Port 6 data direction register | W      | DDR6     | 0000 0000 <sub>B</sub> |
| 0000E <sub>H</sub> | Port 5 data direction register | W      | DDR5     | 0000 0000 <sub>B</sub> |
| 0000F <sub>H</sub> | Port 4 data direction register | W      | DDR4     | 0000 0000 <sub>B</sub> |
| 00010 <sub>H</sub> | Port B data register           | R/W    | PDRB     | XXXX XXXX <sub>B</sub> |
| 00011 <sub>H</sub> | Port A data register           | R/W    | PDRA     | XXXX XXXX <sub>B</sub> |
| 00012 <sub>H</sub> | Port 9 data register           | R/W    | PDR9     | X XXXX <sub>B</sub>    |
| 00013 <sub>H</sub> | Port 8 data register           | R/W    | PDR8     | XXXX XXXX <sub>B</sub> |
| 00014 <sub>H</sub> | Pasamind                       |        |          |                        |
| 00015 <sub>H</sub> | Reserveu                       |        |          |                        |
| 00016 <sub>H</sub> | Port D data register           | R/W    | PDRD     | XXXX XXXX <sub>B</sub> |
| 00017 <sub>H</sub> | Port C data register           | R/W    | PDRC     | XXXX XXXX <sub>B</sub> |
| 00018 <sub>H</sub> | Port B data direction register | W      | DDRB     | 0000 0000 <sub>B</sub> |
| 00019 <sub>H</sub> | Port A data direction register | W      | DDRA     | 0000 0000 <sub>B</sub> |
| 0001A <sub>H</sub> | Port 9 data direction register | W      | DDR9     | 0 0000 <sub>B</sub>    |
| 0001B <sub>H</sub> | Port 8 data direction register | W      | DDR8     | 0000 0000 <sub>B</sub> |
| 0001C <sub>H</sub> |                                |        |          |                        |
| 0001D <sub>H</sub> |                                |        |          |                        |
| 0001E <sub>H</sub> | Port D data direction register | W      | DDRD     | 0000 0000 <sub>B</sub> |
| 0001F <sub>H</sub> | Port C data direction register | W      | DDRC     | 0000 0000 <sub>B</sub> |

| Address                            | Register Name                                     | Access      | Register | Initial value          |
|------------------------------------|---------------------------------------------------|-------------|----------|------------------------|
| 00020 <sub>H</sub>                 | Port B input enable register                      | W           | PIEB     | 0000 0000 <sub>B</sub> |
| 00021 <sub>H</sub>                 | Port A input enable register                      | W           | PIEA     | 0000 0000 <sub>B</sub> |
| 00022 <sub>H</sub>                 | Port 9 function selection register                | W           | PFS9     | 0 0000 <sub>B</sub>    |
| 00023 <sub>H</sub>                 | Port 8 function selection register                | W           | PFS8     | 0000 0000 <sub>B</sub> |
| 00024 <sub>H</sub>                 | Decement                                          |             |          |                        |
| 00025 <sub>H</sub>                 | Reserved                                          |             |          |                        |
| 00026 <sub>H</sub>                 | Port D function selection register                | W           | PFSD     | 0000 0000 <sub>B</sub> |
| 00027 <sub>H</sub>                 | Port C function selection register                | W           | PFSC     | 0000 0000 <sub>B</sub> |
| $00028_{\rm H}$ to $0002E_{\rm H}$ | Reserved                                          |             |          |                        |
| 00021 H                            | Posomiad                                          |             |          |                        |
| 00031 <sub>H</sub>                 | 10 bit General purpose prescaler control register | P/W         | GPRC     | XX 0XX0p               |
| 00032 <sub>H</sub>                 | To bit General-purpose presearch control register | IX/ VV      | OFIC     | XXp                    |
| 00032 <sub>H</sub>                 | 10 bit General-purpose prescaler data register    | W           | GPRD     |                        |
| 00034 <sub>H</sub>                 | RTG0 Control Register                             | R/W         | RTGOC    | X100.0001p             |
| 00035 <sub>H</sub>                 | RTG0 Output data register                         | R/W         | RTGOD    | X XXXXp                |
| 00036u                             |                                                   |             | KI GOD   | XXXX XXXX <sub>P</sub> |
| 00037 <sub>H</sub>                 | RTG0 Timing data register                         | W           | RTG0T    | XXXX XXXX <sub>P</sub> |
| 00038 <sub>H</sub>                 | RTG1 Control Register                             | R/W         | RTG1C    | Х100 0001ь             |
| 00039 <sub>H</sub>                 | RTG1 Output data register                         | R/W         | RTG1D    | X XXXX <sub>B</sub>    |
| 0003A <sub>H</sub>                 |                                                   | W           |          | XXXX XXXX <sub>B</sub> |
| 0003B <sub>H</sub>                 | RTG1 Timing data register                         |             | RTG1T    | XXXX XXXX <sub>B</sub> |
| 0003C <sub>H</sub>                 | RTG2 Control Register                             | R/W         | RTG2C    | X100 0001 <sub>B</sub> |
| 0003D <sub>H</sub>                 | RTG2 Output data register                         | R/W         | RTG2D    | X XXXX <sub>B</sub>    |
| 0003E <sub>H</sub>                 |                                                   |             | RTG2T    | XXXX XXXX <sub>B</sub> |
| 0003F <sub>H</sub>                 | RTG2 Timing data register                         | W           |          | XXXX XXXX <sub>B</sub> |
| 00040 <sub>H</sub>                 | Reserved                                          |             | 1        |                        |
| 00041 <sub>H</sub>                 | PWM0 Control Register                             | R/W         | PWM0C    | 0 00X0 <sub>B</sub>    |
| 00042 <sub>H</sub>                 |                                                   |             |          | XXXX <sub>B</sub>      |
| 00043 <sub>H</sub>                 | PWM00 Data Register                               | W           | PWMD00   | XXXX XXXX <sub>B</sub> |
| 00044 <sub>H</sub>                 |                                                   | <b>XX</b> 7 |          | XXXX <sub>B</sub>      |
| 00045 <sub>H</sub>                 | PWM01 Data Register                               | W           | PWMD01   | XXXX XXXX <sub>B</sub> |
| 00046 <sub>H</sub>                 |                                                   | ***         |          | XXXX <sub>B</sub>      |
| 00047 <sub>H</sub>                 | PWM02 Data Register                               | W           | PWMD02   | XXXX XXXX <sub>B</sub> |
| 00048 <sub>H</sub>                 | Reserved                                          |             |          |                        |
| 00049 <sub>H</sub>                 | PWM1 Control Register                             | R/W         | PWM1C    | 0 00X0 <sub>B</sub>    |
| 0004A <sub>H</sub>                 | DWM10 Data Dagister                               | W           |          | XXXX <sub>B</sub>      |
| 0004B <sub>H</sub>                 | r w w10 Data Kegister                             | w           | PWMDIU   | XXXX XXXX <sub>B</sub> |
| 0004C <sub>H</sub>                 | PW/M11 Data Pagistar                              | W           |          | XXXX <sub>B</sub>      |
| 0004D <sub>H</sub>                 | 0004D <sub>H</sub> PWM11 Data Register            |             | PWMDII   | XXXX XXXX <sub>B</sub> |

| Address            | Register Name                                   | Access | Register | Initial value          |
|--------------------|-------------------------------------------------|--------|----------|------------------------|
| 0004E <sub>H</sub> |                                                 | W/     |          | XXXX <sub>B</sub>      |
| 0004F <sub>H</sub> | PWM12 Data Register                             | w      | PWMD12   | XXXX XXXX <sub>B</sub> |
| 00050 <sub>H</sub> | Capstan input control register                  | R/W    | CAPDVC   | XXXX XXXX <sub>B</sub> |
| 00051 <sub>H</sub> | Capstan mask timer control register             | R/W    | CAPMTC   | XXXX XXXX <sub>B</sub> |
| 00052 <sub>H</sub> | Capstan control register                        | R/W    | CAPC     | X1X00 <sub>B</sub>     |
| 00053 <sub>H</sub> | Dram control register                           | R/W    | DRMC     | X1X0 0X10 <sub>B</sub> |
| 00054 <sub>H</sub> | Dram input control register                     | R/W    | DRMDVC   | XXXX <sub>B</sub>      |
| 00055 <sub>H</sub> | Dram mask timer control register                | R/W    | DRMMTC   | XXXX XXXX <sub>B</sub> |
| 00056 <sub>H</sub> | Reserved                                        |        |          |                        |
| 00057 <sub>H</sub> | Reel control register                           | R/W    | RLC      | X1X0 X1X0 <sub>B</sub> |
| 00058 <sub>H</sub> | Reel 0 input control register                   | R/W    | RL0DVC   | XXXX XXXX <sub>B</sub> |
| 00059 <sub>H</sub> | Reel 0 mask timer control register              | R/W    | RL0MTC   | XXXX XXXX <sub>B</sub> |
| 0005A <sub>H</sub> | Reel 1 input control register                   | R/W    | RL1DVC   | XXXX XXXX <sub>B</sub> |
| 0005B <sub>H</sub> | Reel 1 mask timer control register              | R/W    | RL1MTC   | XXXX XXXX <sub>B</sub> |
| 0005C <sub>H</sub> |                                                 |        |          |                        |
| 0005D <sub>H</sub> | Pasamiad                                        |        |          |                        |
| 0005E <sub>H</sub> | Reserved                                        |        |          |                        |
| 0005F <sub>H</sub> |                                                 |        |          |                        |
| 00060 <sub>H</sub> | Reserved                                        |        |          | ·                      |
| 00061 <sub>H</sub> |                                                 | R      | FRCD2    | XXXX XXXX <sub>B</sub> |
| 00062 <sub>H</sub> | FRC count data register                         | R      | FRCD1    | XXXX XXXX <sub>B</sub> |
| 00063 <sub>H</sub> |                                                 | R      | FRCD0    | XXXX X000 <sub>B</sub> |
| 00064 <sub>H</sub> | Conture input control register                  | R/W    | CIC1     | X10000 <sub>B</sub>    |
| 00065 <sub>H</sub> | Capture input control register                  | R/W    | CIC0     | 0000 0000 <sub>B</sub> |
| 00066 <sub>H</sub> | Reserved                                        |        | •        |                        |
| 00067 <sub>H</sub> | Capture control register                        | R/W    | CAPC     | 0100 <sub>B</sub>      |
| 00068 <sub>H</sub> | Capture source register                         | R      | CAPS     | XXXX XXXX <sub>B</sub> |
| 00069 <sub>H</sub> |                                                 |        | CAPD2    | XXXX XXXX <sub>B</sub> |
| 0006A <sub>H</sub> | Capture data register                           | R      | CAPD1    | XXXX XXXX <sub>B</sub> |
| 0006B <sub>H</sub> |                                                 |        | CAPD0    | XXXX XXXX <sub>B</sub> |
| 0006C <sub>H</sub> | PPC0 Timing data register                       | W      | DDCOT    | XXXX XXXX <sub>B</sub> |
| 0006D <sub>H</sub> | PPG0 Inning data register                       | vv     | PPG01    | XXXX XXXX <sub>B</sub> |
| 0006E <sub>H</sub> | DDC1 Timing data register                       | W      | DDC1T    | XXXX XXXX <sub>B</sub> |
| 0006F <sub>H</sub> | PPG1 Inning data register                       | vv     | PPG1T    | XXXX XXXX <sub>B</sub> |
| 00070 <sub>H</sub> | 16 bit Timer () count data register             | D      | TOCD     | XXXX XXXX <sub>B</sub> |
| 00071 <sub>H</sub> | 10 on Timer o count data register               | K      |          | XXXX XXXX <sub>B</sub> |
| 00072 <sub>H</sub> | 16 hit Timer 0 date register                    | D/W/   | TODR     | XXXX XXXX <sub>B</sub> |
| 00073 <sub>H</sub> | 00073 <sub>H</sub> 16 bit Timer 0 data register |        | TODK     | XXXX XXXX <sub>B</sub> |

| Address            | Register Name                                | Access   | Register | Initial value          |
|--------------------|----------------------------------------------|----------|----------|------------------------|
| 00074 <sub>H</sub> |                                              | DAU      | TOCD     | 01X0 <sub>B</sub>      |
| 00075 <sub>H</sub> | 16 bit Timer 0 Control Register              | R/W      | TOCR     | 0 0000 <sub>B</sub>    |
| 00076 <sub>H</sub> |                                              | DAV      | TICD     | 01X0 <sub>B</sub>      |
| 00077 <sub>H</sub> | 16 bit Timer I Control Register              | R/W      | TICK     | 0 0000 <sub>B</sub>    |
| 00078 <sub>H</sub> |                                              | D        | TICD     | XXXX XXXX <sub>B</sub> |
| 00079 <sub>H</sub> | 16 bit 11mer 1 count data register           | ĸ        | TICD     | XXXX XXXX <sub>B</sub> |
| 0007A <sub>H</sub> |                                              | DAV      | TIDD     | XXXX XXXX <sub>B</sub> |
| 0007B <sub>H</sub> | 16 bit 11mer 1 data register                 | R/W      | TIDR     | XXXX XXXX <sub>B</sub> |
| 0007C <sub>H</sub> |                                              | <b>D</b> | TACE     | XXXX XXXX <sub>B</sub> |
| 0007D <sub>H</sub> | 16 bit Timer 2 count data register           | R        | T2CD     | XXXX XXXX <sub>B</sub> |
| 0007E <sub>H</sub> |                                              | DAU      | TODD     | XXXX XXXX <sub>B</sub> |
| 0007F <sub>H</sub> | 16 bit Timer 2 data register                 | R/W      | T2DR     | XXXX XXXX <sub>B</sub> |
| 00080 <sub>H</sub> |                                              | D III    | TACE     | 01X0 <sub>B</sub>      |
| 00081 <sub>H</sub> | 16 bit Timer 2 Control Register              | R/W      | T2CR     | 0 0000 <sub>B</sub>    |
| 00082 <sub>H</sub> |                                              | D III    | TACE     | 01X0 <sub>B</sub>      |
| 00083 <sub>H</sub> | 16 bit Timer 3 Control Register              | R/W      | T3CR     | 0 0000 <sub>B</sub>    |
| 00084 <sub>H</sub> |                                              | R        | T3CD     | XXXX XXXX <sub>B</sub> |
| 00085 <sub>H</sub> | 16 bit Timer 3 count data register           |          |          | XXXX XXXX <sub>B</sub> |
| 00086 <sub>H</sub> |                                              |          | T3DR     | XXXX XXXX <sub>B</sub> |
| 00087 <sub>H</sub> | 16 bit Timer 3 data register                 | R/W      |          | XXXX XXXX <sub>B</sub> |
| 00088 <sub>H</sub> |                                              |          | T4CD     | XXXX XXXX <sub>B</sub> |
| 00089 <sub>H</sub> | 16 bit 11mer 4 count data register           | R        |          | XXXX XXXX <sub>B</sub> |
| 0008A <sub>H</sub> |                                              | DAU      |          | XXXX XXXX <sub>B</sub> |
| 0008B <sub>H</sub> | 16 bit Timer 4 data register                 | R/W      | T4DR     | XXXX XXXX <sub>B</sub> |
| 0008C <sub>H</sub> |                                              | DAU      | TICD     | 01X0 <sub>B</sub>      |
| 0008D <sub>H</sub> | 16 bit Timer 4 Control Register              | R/W      | T4CR     | 0 0000 <sub>B</sub>    |
| 0008E <sub>H</sub> |                                              | D III    | T5CR1    | 010- 0000 <sub>B</sub> |
| 0008F <sub>H</sub> | 8/16 bit Timer / Counter control register    | R/W      | T5CR0    | 0100 0000 <sub>B</sub> |
| 00090 <sub>H</sub> |                                              | DAV      | T5DR1    | XXXX XXXX <sub>B</sub> |
| 00091 <sub>H</sub> | 8/16 bit 11mer / Counter data register       | R/W      | T5DR0    | XXXX XXXX <sub>B</sub> |
| 00092 <sub>H</sub> |                                              | <b>D</b> | T5CD1    | XXXX XXXX <sub>B</sub> |
| 00093 <sub>H</sub> | 8/16 bit Timer / Counter count data register | R        | T5CD0    | XXXX XXXX <sub>B</sub> |
| 00094 <sub>H</sub> | 8 bit PWC control register                   | R/W      | PWCC     | 0 0X00 <sub>B</sub>    |
| 00095 <sub>H</sub> | 8 bit PWC Data Register                      | R        | PWCD     | XXXX XXXX <sub>B</sub> |
| 00096 <sub>H</sub> | Key input Control Register                   | R/W      | KEYC     | 0000 0000 <sub>B</sub> |
| 00097 <sub>H</sub> | Key input Status Register                    | R        | KEYS     | XXXX XXXX <sub>B</sub> |
| 00098 <sub>H</sub> | External interrupt enable register           | R/W      | EIE      | 0000 111- <sub>B</sub> |
| 00099 <sub>H</sub> | External Interrupt request flag              | R        | EIF      | XXXX <sub>B</sub>      |

| Address               | Register Name                               | Access | Register | Initial value          |  |  |  |
|-----------------------|---------------------------------------------|--------|----------|------------------------|--|--|--|
| 0009A <sub>H</sub>    |                                             |        |          |                        |  |  |  |
| 0009B <sub>H</sub>    |                                             |        |          |                        |  |  |  |
| 0009C <sub>H</sub>    | Reserved                                    |        |          |                        |  |  |  |
| 0009D <sub>H</sub>    |                                             |        |          |                        |  |  |  |
| 0009E <sub>H</sub>    |                                             |        |          |                        |  |  |  |
| 0009F <sub>H</sub>    |                                             |        |          |                        |  |  |  |
| 000A0 <sub>H</sub>    |                                             | R      | ADCH     | XXX0 0000 <sub>B</sub> |  |  |  |
| 000A1 <sub>H</sub>    | A/DC Control Register                       | R      | ADCL     | 000XXX <sub>B</sub>    |  |  |  |
| 000A2 <sub>H</sub>    | A/DC Soft conversion analog input selection | R/W    | acua     | 0000 0000 <sub>B</sub> |  |  |  |
| 000A3 <sub>H</sub>    | register                                    | R/W    |          | 0000 0000 <sub>B</sub> |  |  |  |
| 000A4 <sub>H</sub>    | Reserved                                    |        |          |                        |  |  |  |
| 000A5 <sub>H</sub>    | Soft conversion Status Register             | R/W    | SCSR     | X10001 <sub>B</sub>    |  |  |  |
| 000A6 <sub>H</sub>    |                                             |        |          | XXXXXX <sub>B</sub>    |  |  |  |
| 000A7 <sub>H</sub>    | A/DC Soft conversion FIFO data register     | R      | SCFD     | XXXX XXXX <sub>B</sub> |  |  |  |
| 000A8 <sub>H</sub>    | Reserved                                    |        |          |                        |  |  |  |
| 000A9 <sub>H</sub>    | A/DC Hard conversion Status Register        | R/W    | HCSR     | X10001 <sub>B</sub>    |  |  |  |
| 000AA <sub>H</sub>    | A/DC Hand as marging EIEO data mariatan     | D      | HCFD     | XXXXXX <sub>B</sub>    |  |  |  |
| 000AB <sub>H</sub>    | A/DC Hard conversion FIFO data register     | ĸ      |          | XXXX XXXX <sub>B</sub> |  |  |  |
| 000AC <sub>H</sub>    |                                             |        |          |                        |  |  |  |
| 000AD <sub>H</sub>    |                                             |        |          |                        |  |  |  |
| 000AE <sub>H</sub>    | Reserved                                    |        |          |                        |  |  |  |
| 000AF <sub>H</sub>    | Reserved                                    |        |          |                        |  |  |  |
| 000B0 <sub>H</sub> to |                                             |        |          |                        |  |  |  |
| 001FF <sub>H</sub>    |                                             |        |          |                        |  |  |  |
| 00200 <sub>H</sub> to | PPG0 Data RAM                               | R/W    | _        | XXXX XXXX              |  |  |  |
| 002FF <sub>H</sub>    |                                             |        |          | В                      |  |  |  |
| $00300_{\rm H}$ to    | Serial 0 Data buffer RAM                    | R/W    | -        | XXXX XXXX <sub>B</sub> |  |  |  |
| 0037F <sub>H</sub>    |                                             |        |          | _                      |  |  |  |
| $00380_{\rm H}$ to    | PPG1 Data RAM                               | R/W    | -        | XXXX XXXX <sub>B</sub> |  |  |  |
| 003C0u                | PPG0 Control Pagister                       | P/W/   | PPGOC    | 0000 X100p             |  |  |  |
| 003C1                 | PPG0 start address setting register         | R/W    | PPG0SA   |                        |  |  |  |
| 003C2 <sub>H</sub>    |                                             |        | TTOOSA   | in in in in in in B    |  |  |  |
| 003C3 <sub>11</sub>   | Reserved                                    |        |          |                        |  |  |  |
| 003C4u                | PPG1 Control Register                       | R/W    | PPG1C    | 0000 X100p             |  |  |  |
| 003C5 <sub>11</sub>   | PPG1 start address setting register         | R/W    | PPG1SA   | XXXX XXXX <sub>P</sub> |  |  |  |
| 003C6u                |                                             |        |          | D                      |  |  |  |
| 003C7 <sub>н</sub>    | Reserved                                    |        |          |                        |  |  |  |
| 003C8 <sub>H</sub>    | Serial control register                     | R/W    | SOCR     | 0100 1000 <sub>R</sub> |  |  |  |
| 003C9 <sub>н</sub>    | Clock Mode setting register                 | R/W    | SOMR     | OX XXXX <sub>B</sub>   |  |  |  |
| 11                    | 0 0                                         |        |          | U                      |  |  |  |

| Address                                     | Register Name                                | Access | Register | Initial value          |  |  |
|---------------------------------------------|----------------------------------------------|--------|----------|------------------------|--|--|
| 003CA <sub>H</sub>                          | Address offset register                      | W      | S0AO     | -000 0000 <sub>B</sub> |  |  |
| 003CB <sub>H</sub>                          | Transfer byte count setting register         | R/W    | SOBR     | 0XXX XXXX <sub>B</sub> |  |  |
| 003CC <sub>H</sub>                          | Serial control register                      | S1CR   | R/W      | 0100 1000 <sub>B</sub> |  |  |
| 003CD <sub>H</sub>                          | Clock Mode setting register                  | S1MR   | R/W      | 0X XXXX <sub>B</sub>   |  |  |
| 003CE <sub>H</sub>                          | Address offset register                      | W      | S1AO     | -000 0000 <sub>B</sub> |  |  |
| 003CF <sub>H</sub>                          | Transfer byte count setting register         | S1BR   | R/W      | 0XXX XXXX <sub>B</sub> |  |  |
| 003D0 <sub>H</sub>                          | Serial control register                      | S2CR   | R/W      | 0100 1000 <sub>B</sub> |  |  |
| 003D1 <sub>H</sub>                          | Clock Mode setting register                  | S2MR   | R/W      | 0X XXXX <sub>B</sub>   |  |  |
| 003D2 <sub>H</sub>                          | Address offset register                      | W      | S2AO     | -000 0000 <sub>B</sub> |  |  |
| 003D3 <sub>H</sub>                          | Transfer byte count setting register         | R/W    | S2BR     | 0XXX XXXX <sub>B</sub> |  |  |
| $003D4_{\mathrm{H}}$ to                     | Reserved                                     |        | •        |                        |  |  |
| 003EF <sub>H</sub>                          |                                              | 1      | 1        |                        |  |  |
| 003F0 <sub>H</sub>                          |                                              |        |          | XXX XXXX <sub>B</sub>  |  |  |
| 003F1 <sub>H</sub>                          | 0 detection data register                    | W      | BSD0     | XXX XXXX <sub>B</sub>  |  |  |
| 003F2 <sub>H</sub>                          | -                                            |        | 2220     | XXX XXXX <sub>B</sub>  |  |  |
| 003F3 <sub>H</sub>                          |                                              |        |          | XXX XXXX <sub>B</sub>  |  |  |
| 003F4 <sub>H</sub>                          |                                              | R/W    | BSD1     | XXX XXXX <sub>B</sub>  |  |  |
| 003F5 <sub>H</sub>                          | 1 detection data register                    |        |          | XXX XXXX <sub>B</sub>  |  |  |
| 003F6 <sub>H</sub>                          |                                              |        |          | XXX XXXX <sub>B</sub>  |  |  |
| 003F7 <sub>H</sub>                          |                                              |        |          | XXX XXXX <sub>B</sub>  |  |  |
| 003F8 <sub>H</sub>                          |                                              |        |          | XXX XXXX <sub>B</sub>  |  |  |
| 003F9 <sub>H</sub>                          | Change point detection data register         | W      | BSDC     | XXX XXXX <sub>B</sub>  |  |  |
| 003FA <sub>H</sub>                          |                                              |        |          | XXX XXXX <sub>B</sub>  |  |  |
| 003FB <sub>H</sub>                          |                                              |        |          | XXX XXXX <sub>B</sub>  |  |  |
| 003FC <sub>H</sub>                          |                                              |        |          | XXX XXXX <sub>B</sub>  |  |  |
| 003FD <sub>H</sub>                          | Detection result register                    | R      | BSRR     | XXX XXXX <sub>B</sub>  |  |  |
| 003FE <sub>H</sub>                          |                                              | K      | Donax    | XXX XXXX <sub>B</sub>  |  |  |
| 003FF <sub>H</sub>                          |                                              |        |          | XXX XXXX <sub>B</sub>  |  |  |
| 00400 <sub>H</sub>                          | Interrupt control register 0                 | R/W    | ICR00    | 1 1111 <sub>B</sub>    |  |  |
| 00401 <sub>H</sub>                          | Interrupt control register 1                 | R/W    | ICR01    | 1 1111 <sub>B</sub>    |  |  |
| 00402 <sub>H</sub>                          | Interrupt control register 2                 | R/W    | ICR02    | 1 1111 <sub>B</sub>    |  |  |
| 00403 <sub>H</sub>                          | Interrupt control register 3                 | R/W    | ICR03    | 1 1111 <sub>B</sub>    |  |  |
| $00404_{\mathrm{H}}$ to                     | Interrupt control register 4 to              | R/W to | ICR04 to | 1 1111 <sub>B</sub> to |  |  |
| 0042F <sub>H</sub>                          | Interrupt control register 47R/WICR471 1111B |        |          |                        |  |  |
| 00430 <sub>H</sub>                          | Delayed interrupt Control Register           | R/W    | DICR     | 0 <sub>B</sub>         |  |  |
| 00431 <sub>H</sub>                          | Reserved                                     |        |          |                        |  |  |
| 00432 <sub>H</sub>                          | Reserved                                     |        |          |                        |  |  |
| 00433 <sub>H</sub>                          |                                              |        |          |                        |  |  |
| 00434 <sub>H</sub> to<br>0047F <sub>H</sub> | Reserved                                     |        |          |                        |  |  |

| Address                                     | Register Name                                           | Access | Register  | Initial value          |  |  |  |
|---------------------------------------------|---------------------------------------------------------|--------|-----------|------------------------|--|--|--|
| 00480 <sub>H</sub>                          | Reset factor register / Watchdog cycle control register | R/W    | RSRR/WTCR | 1XXX XXXX <sub>B</sub> |  |  |  |
| 00481 <sub>H</sub>                          | Standby control register                                | R/W    | STCR      | 0001 11 <sub>В</sub>   |  |  |  |
| 00482 <sub>H</sub>                          | Reserved                                                |        |           |                        |  |  |  |
| 00483 <sub>H</sub>                          | Timebase timer clear register                           | W      | CTBR      | XXXX XXXX <sub>B</sub> |  |  |  |
| 00484 <sub>H</sub>                          | Gear Control Register                                   | R/W    | GCR       | 11 11-1 <sub>B</sub>   |  |  |  |
| 00485 <sub>H</sub>                          | Watchdog reset generation delayed register              | W      | WPR       | XXXX XXXX <sub>B</sub> |  |  |  |
| 00486 <sub>H</sub>                          | Pasawad                                                 |        |           |                        |  |  |  |
| 00487 <sub>H</sub>                          | Keseiveu                                                |        |           |                        |  |  |  |
| 00488 <sub>H</sub> to<br>005FF <sub>H</sub> | Reserved                                                |        |           |                        |  |  |  |
| 00600 <sub>H</sub>                          | Decement                                                |        |           |                        |  |  |  |
| 00601 <sub>H</sub>                          | Reserved                                                |        |           |                        |  |  |  |
| 00602 <sub>H</sub>                          | Port 1 function selection register                      | W      | PFS1      | 0000 0000 <sub>B</sub> |  |  |  |
| 00603 <sub>H</sub>                          | Reserved                                                |        |           |                        |  |  |  |
| 00604 <sub>H</sub>                          | Port 7 function selection register                      | W      | PFS7      | 00 <sub>B</sub>        |  |  |  |
| 00605 <sub>H</sub>                          | Port 6 function selection register                      | W      | PFS6      | 0000 1111 <sub>B</sub> |  |  |  |
| 00606 <sub>H</sub>                          | Port 5 function selection register                      | W      | PFS5      | 1111 1111 <sub>B</sub> |  |  |  |
| 00607 <sub>H</sub>                          | Port 4 function selection register                      | W      | PFS4      | 0000 0000 <sub>B</sub> |  |  |  |
| 00608 <sub>H</sub>                          |                                                         |        |           |                        |  |  |  |
| 00609 <sub>H</sub>                          | Decemined                                               |        |           |                        |  |  |  |
| 0060A <sub>H</sub>                          |                                                         |        |           |                        |  |  |  |
| 0060B <sub>H</sub>                          |                                                         |        |           |                        |  |  |  |
| 0060C <sub>H</sub>                          | Area selection Devistor 1                               | XV/    | A CD 1    | 0000 0000 <sub>B</sub> |  |  |  |
| 0060D <sub>H</sub>                          | Area selection Register 1                               | vv     | ASKI      | 0000 0001 <sub>B</sub> |  |  |  |
| 0060E <sub>H</sub>                          | Area made Davistor 1                                    | W      | AMD1      | 0000 0000 <sub>B</sub> |  |  |  |
| 0060F <sub>H</sub>                          | Area mask Register 1                                    | vv     | AWKI      | 0000 0000 <sub>B</sub> |  |  |  |
| 00610 <sub>H</sub>                          | Area calentian Deviator 2                               | W      | ASDO      | 0000 0000 <sub>B</sub> |  |  |  |
| 00611 <sub>H</sub>                          | Area selection Register 2                               | vv     | ASK2      | 0000 0002 <sub>B</sub> |  |  |  |
| 00612 <sub>H</sub>                          | Area made Davistor 2                                    | W      | AMD2      | 0000 0000 <sub>B</sub> |  |  |  |
| 00613 <sub>H</sub>                          | Area mask Register 2                                    | vv     | AMK2      | 0000 0000 <sub>B</sub> |  |  |  |
| 00614 <sub>H</sub>                          | Area selection Devictor 2                               | W      |           | 0000 0000 <sub>B</sub> |  |  |  |
| 00615 <sub>H</sub>                          | Area selection Register 5                               | vv     | ASKS      | 0000 0003 <sub>B</sub> |  |  |  |
| 00616 <sub>H</sub>                          | Area mode Desistor 2                                    | W      | AMD2      | 0000 0000 <sub>B</sub> |  |  |  |
| 00617 <sub>H</sub>                          | Area mask Register 5                                    | W      | AMR3      | 0000 0000 <sub>B</sub> |  |  |  |
| 00618 <sub>H</sub>                          | Anne selection Desirts A                                | W      | A CD 4    | 0000 0000 <sub>B</sub> |  |  |  |
| 00619 <sub>H</sub>                          | Area selection Kegister 4                               | vv     | ASK4      | 0000 0004 <sub>B</sub> |  |  |  |
| 0061A <sub>H</sub>                          | Area mask Degister 4                                    | W      |           | 0000 0000 <sub>B</sub> |  |  |  |
| 0061B <sub>H</sub>                          | O061B <sub>H</sub> Area mask Register 4                 |        | AIVIK4    | 0000 0000 <sub>B</sub> |  |  |  |

| Address                                      | Register Name                                          | Access      | Register | Initial value          |  |  |
|----------------------------------------------|--------------------------------------------------------|-------------|----------|------------------------|--|--|
| 0061C <sub>H</sub>                           | Area calestian Desister 5                              | <b>XX</b> 7 | A CD 5   | 0000 0000 <sub>B</sub> |  |  |
| 0061D <sub>H</sub>                           | Area selection Register 5                              | w           | ASKS     | 0000 0005 <sub>B</sub> |  |  |
| 0061E <sub>H</sub>                           | Area maak Dagistar 5                                   | W           | AMD5     | 0000 0000 <sub>B</sub> |  |  |
| 0061F <sub>H</sub>                           | Area mask Register 5                                   | w           | AMK5     | 0000 0000 <sub>B</sub> |  |  |
| 00620 <sub>H</sub>                           | Reserved                                               |             |          |                        |  |  |
| 00621 <sub>H</sub>                           | Area mode Register                                     | R/W         | AMD1     | 00 0000 <sub>B</sub>   |  |  |
| 00622 <sub>H</sub>                           | Reserved                                               |             |          |                        |  |  |
| 00623 <sub>H</sub>                           | Reserved                                               |             |          |                        |  |  |
| $00624_{\mathrm{H}}$ to $0062F_{\mathrm{H}}$ | Reserved                                               |             |          |                        |  |  |
| 00630 <sub>H</sub> to<br>0077F <sub>H</sub>  | Reserved                                               |             |          |                        |  |  |
| 00780 <sub>H</sub> to<br>007AF <sub>H</sub>  | Reserved                                               |             |          |                        |  |  |
| 007B0 <sub>H</sub> to<br>007BF <sub>H</sub>  | Reserved                                               |             |          |                        |  |  |
| 007C0 <sub>H</sub>                           | Flash memory control register (MB91F191A/<br>MB91F192) | R/W         | FSTR     | 0000 <sub>B</sub>      |  |  |
| 007C1 <sub>H</sub>                           |                                                        |             |          |                        |  |  |
| 007C2 <sub>H</sub>                           | Reserved                                               |             |          |                        |  |  |
| 007C3 <sub>H</sub>                           |                                                        |             |          |                        |  |  |
| 007C4 <sub>H</sub>                           | Wait Control Register                                  | R/W         | WAITC    | 000 <sub>B</sub>       |  |  |
| 007C5 <sub>H</sub>                           |                                                        |             |          |                        |  |  |
| 007C6 <sub>H</sub>                           | Reserved                                               |             |          |                        |  |  |
| 007C7 <sub>H</sub>                           |                                                        |             |          |                        |  |  |
| 007C8 <sub>H</sub> to<br>007FB <sub>H</sub>  | Reserved                                               |             |          |                        |  |  |
| 007FC <sub>H</sub>                           |                                                        |             |          |                        |  |  |
| 007FD <sub>H</sub>                           | Reserved                                               |             |          |                        |  |  |
| 007FE <sub>H</sub>                           | Little endian register                                 | W           | LER      | 000 <sub>B</sub>       |  |  |
| 007FF <sub>H</sub>                           | Mode register                                          | W           | MODR     | XXXX XXXX <sub>B</sub> |  |  |

Note:

Do not execute RMW commands to registers that have a write-only bit.

RMW system instruction (RMW: Read-modify-write)

| AND   | Rj,@Ri  | OR   | Rj,@Ri  | EOR   | Rj,@Ri  |
|-------|---------|------|---------|-------|---------|
| ANDH  | Rj,@Ri  | ORH  | Rj,@Ri  | EORH  | Rj,@Ri  |
| ANDB  | Rj,@Ri  | ORB  | Rj,@Ri  | EORB  | Rj,@Ri  |
| BANDL | #u4,@Ri | BORL | #u4,@Ri | BEORL | #u4,@Ri |
|       |         |      |         |       |         |

# Appendix B Interrupt vector

#### Table B-1 shows interrupt vector table.

The interrupt factor of the MB91191/MB91192 series and allocation of the interrupt vector/interrupt control register are described in the interrupt vector table.

#### ■ Interrupt Vector

Table B-1 Interrupt vector table (Continued)

|                                 |                                        | Interrupt Ve | Interrupt Vector number |                          | Offect            | TBR default           |
|---------------------------------|----------------------------------------|--------------|-------------------------|--------------------------|-------------------|-----------------------|
| interrupt cause                 |                                        |              | 16 decimal              | pt level                 | Oliset            | address               |
| Reset                           |                                        | 0            | 00 <sub>H</sub>         | -                        | 03FC <sub>H</sub> | 000FFFFC <sub>H</sub> |
| System re                       | eservation                             | 1            | 01 <sub>H</sub>         | -                        | 03F8 <sub>H</sub> | 000FFFF8 <sub>H</sub> |
| System re                       | eservation                             | 2            | 02 <sub>H</sub>         | -                        | 03F4 <sub>H</sub> | 000FFFF4 <sub>H</sub> |
| System re                       | eservation                             | 3            | 03 <sub>H</sub>         | -                        | 03F0 <sub>H</sub> | 000FFFF0 <sub>H</sub> |
| System re                       | eservation                             | 4            | 04 <sub>H</sub>         | -                        | 03EC <sub>H</sub> | 000FFFEC <sub>H</sub> |
| System re                       | eservation                             | 5            | 05 <sub>H</sub>         | -                        | 03E8 <sub>H</sub> | 000FFFE8 <sub>H</sub> |
| System re                       | eservation                             | 6            | 06 <sub>H</sub>         | -                        | 03E4 <sub>H</sub> | 000FFFE4 <sub>H</sub> |
| System re                       | eservation                             | 7            | 07 <sub>H</sub>         | -                        | 03E0 <sub>H</sub> | 000FFFE0 <sub>H</sub> |
| System re                       | eservation                             | 8            | 08 <sub>H</sub>         | -                        | 03DC <sub>H</sub> | 000FFFDC <sub>H</sub> |
| System re                       | eservation                             | 9            | 09 <sub>H</sub>         | 04 <sub>H</sub>          | 03D8 <sub>H</sub> | 000FFFD8 <sub>H</sub> |
| System re                       | eservation                             | 10           | 0A <sub>H</sub>         | -                        | 03D4 <sub>H</sub> | 000FFFD4 <sub>H</sub> |
| System re                       | eservation                             | 11           | 0B <sub>H</sub>         | -                        | 03D0 <sub>H</sub> | 000FFFD0 <sub>H</sub> |
| System re                       | ystem reservation 12                   |              | 0C <sub>H</sub>         | 04 <sub>H</sub>          | 03CC <sub>H</sub> | 000FFFCC <sub>H</sub> |
| System re                       | eservation                             | 13           | 0D <sub>H</sub>         | - 03C8 <sub>H</sub> 000F |                   | 000FFFC8 <sub>H</sub> |
| Undefined instruction exception |                                        | 14           | 0E <sub>H</sub>         | -                        | 03C4 <sub>H</sub> | 000FFFC4 <sub>H</sub> |
| NMI                             | System reservation                     | 15           | 0F <sub>H</sub>         | 0F <sub>H</sub>          | 03C0 <sub>H</sub> | 000FFFC0 <sub>H</sub> |
| IRQ0                            | System reservation                     | 16           | 10 <sub>H</sub>         | ICR00                    | 03BC <sub>H</sub> | 000FFFBC <sub>H</sub> |
| IRQ1                            | System reservation                     | 17           | 11 <sub>H</sub>         | ICR01                    | 03B8 <sub>H</sub> | 000FFFB8 <sub>H</sub> |
| IRQ2                            | External interrupt 0 (INT0)            | 18           | 12 <sub>H</sub>         | ICR02                    | 03B4 <sub>H</sub> | 000FFFB4 <sub>H</sub> |
| IRQ3                            | External interrupt 1 (INT1)            | 19           | 13 <sub>H</sub>         | ICR03                    | 03B0 <sub>H</sub> | 000FFFB0 <sub>H</sub> |
| IRQ4                            | External interrupt 2 (INT2)            | 20           | 14 <sub>H</sub>         | ICR04                    | 03AC <sub>H</sub> | 000FFFAC <sub>H</sub> |
| IRQ5                            | 24 bit FRC capture                     | 21           | 15 <sub>H</sub>         | ICR05                    | 03A8 <sub>H</sub> | 000FFFA8 <sub>H</sub> |
| IRQ6                            | Programmable Pulse Generator ch0(PPG0) | 22           | 16 <sub>H</sub>         | ICR06                    | 03A4 <sub>H</sub> | 000FFFA4 <sub>H</sub> |
| IRQ7                            | Programmable Pulse Generator ch1(PPG1) | 23           | 17 <sub>H</sub>         | ICR07                    | 03A0 <sub>H</sub> | 000FFFA0 <sub>H</sub> |
| IRQ8                            | IRQ8 Real timing generator ch0(RTG0)   |              | 18 <sub>H</sub>         | ICR08                    | 039C <sub>H</sub> | 000FFF9C <sub>H</sub> |
| IRQ9                            | 9 Real timing generator ch1(RTG1)      |              | 19 <sub>H</sub>         | ICR09                    | 0398 <sub>H</sub> | 000FFF98 <sub>H</sub> |
| IRQ10                           | Real timing generator ch2(RTG2)        | 26           | 1A <sub>H</sub>         | ICR10                    | 0394 <sub>H</sub> | 000FFF94 <sub>H</sub> |
| IRQ11                           | 10 bit A/D converter (HARD)            | 27           | 1B <sub>H</sub>         | ICR11                    | 0390 <sub>H</sub> | 000FFF90 <sub>H</sub> |
| IRQ12                           | 8/16 bit Timer / Counter (Timer 5-0)   | 28           | 1C <sub>H</sub>         | ICR12                    | 038C <sub>H</sub> | 000FFF8C <sub>H</sub> |
| IRQ13                           | 8/16 bit Timer / Counter (Timer5-1)    | 29           | 1D <sub>H</sub>         | ICR13                    | 0388 <sub>H</sub> | 000FFF88 <sub>H</sub> |
| IRQ14                           | 16 bit Timer / Counter (Timer4)        | 30           | 1E <sub>H</sub>         | ICR14                    | 0384 <sub>H</sub> | 000FFF84 <sub>H</sub> |

| Interrupt cause    |                                             | Interrupt Ve | Interrupt Vector number |          | Offeet                  | TBR default                 |
|--------------------|---------------------------------------------|--------------|-------------------------|----------|-------------------------|-----------------------------|
|                    |                                             | 10 decimal   | 16 decimal              | pt level | Oliset                  | address                     |
| IRQ15              | 16 bit Timer (Timer0)                       | 31           | 1F <sub>H</sub>         | ICR15    | 0380 <sub>H</sub>       | 000FFF80 <sub>H</sub>       |
| IRQ16              | 16 bit Timer (Timer 1)                      | 32           | 20 <sub>H</sub>         | ICR16    | 037C <sub>H</sub>       | 000FFF7C <sub>H</sub>       |
| IRQ17              | 16 bit Timer (Timer2)                       | 33           | 21 <sub>H</sub>         | ICR17    | 0378 <sub>H</sub>       | 000FFF78 <sub>H</sub>       |
| IRQ18              | 16 bit Timer (Timer3)                       | 34           | 22 <sub>H</sub>         | ICR18    | 0374 <sub>H</sub>       | 000FFF74 <sub>H</sub>       |
| IRQ19              | Serial ch0(SIO0)                            | 35           | 23 <sub>H</sub>         | ICR19    | 0370 <sub>H</sub>       | 000FFF70 <sub>H</sub>       |
| IRQ20              | Serial ch1(SIO1)                            | 36           | 24 <sub>H</sub>         | ICR20    | 036C <sub>H</sub>       | 000FFF6C <sub>H</sub>       |
| IRQ21              | Serial ch2(SIO2)                            | 37           | 25 <sub>H</sub>         | ICR21    | 0368 <sub>H</sub>       | 000FFF68 <sub>H</sub>       |
| IRQ22              | 10 bit A/D converter (SOFT)                 | 38           | 26 <sub>H</sub>         | ICR22    | 0364 <sub>H</sub>       | 000FFF64 <sub>H</sub>       |
| IRQ23              | Key input Interrupt                         | 39           | 27 <sub>H</sub>         | ICR23    | 0360 <sub>H</sub>       | 000FFF60 <sub>H</sub>       |
| IRQ24              | System reservation                          | 40           | 28 <sub>H</sub>         | ICR24    | 035C <sub>H</sub>       | 000FFF5C <sub>H</sub>       |
| IRQ25              |                                             | 41           | 29 <sub>H</sub>         | ICR25    | 0358 <sub>H</sub>       | 000FFF58 <sub>H</sub>       |
| to                 | System reservation                          | to           | to                      | to       | to                      | to                          |
| IRQ45              |                                             | 61           | 3D <sub>H</sub>         | ICR45    | 0308 <sub>H</sub>       | $000FFF08_{H}$              |
| IRQ46              | FLASH                                       | 62           | 3E <sub>H</sub>         | ICR46    | 0304 <sub>H</sub>       | 000FFF04 <sub>H</sub>       |
| IRQ47              | Delayed Interrupt Factor bit                | 63           | 3F <sub>H</sub>         | ICR47    | 0300 <sub>H</sub>       | 000FFF00 <sub>H</sub>       |
| System re          | eservation (using for REALOS <sup>*</sup> ) | 64           | 40 <sub>H</sub>         | -        | 02FC <sub>H</sub>       | 000FFEFC <sub>H</sub>       |
| System re          | eservation (using for REALOS <sup>*</sup> ) | 65           | 41 <sub>H</sub>         | -        | 02F8 <sub>H</sub>       | 000FFEF8 <sub>H</sub>       |
|                    |                                             | 66           | 42 <sub>H</sub>         |          | 02F4 <sub>H</sub>       | 000FFEF4 <sub>H</sub>       |
| System reservation |                                             | to<br>255    | to<br>FF <sub>H</sub>   | -        | to<br>0000 <sub>H</sub> | to<br>000FFD00 <sub>H</sub> |

#### Table B-1 Interrupt vector table (Continued)

\*: Use 0x40, 0x41 for the system code when using REALOS/FR.

ICR: This is the register set within the interrupt controller, and it sets the interrupt levels for each interrupt request. ICR is prepared corresponding to each of the interruption demand.

TBR: It is a register which shows the first address of the vector table for EIT.

The address to which the offset value determined per TBR and EIT factor is added will be the vector address.

#### Note:

From address which TBR shows to vector region for EIT region of 1KB

The size per vector is 4 bytes, and the relationship between the vector number and vector address is expressed as below.

vctadr = TBR + vctofs = TBR +(3FCH - 4 × vct) vctadr: Vector Address vctofs: Vector offset vct: Vector number

# Appendix C Measurement accuracy of peripheral circuit

Figure C-1 shows the measurement accuracy of peripheral circuit relative to FRC and the output timing accuracy.

#### Measurement Accuracy of Peripheral Circuit Relative to FRC and Output Timing Accuracy

0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24bit FRC Measurement accuracy Measurement accuracy Measurement accuracy Measurement 50ns 21bit 3bit DFG 400ns 21bit CFG RFG 21bit 400ns EXI0-2 21bit 400ns accuracy Measurement accuracy 21bit Soft 400ns 16bit PPG0-1 Output accuracy RTG0-2 Output accuracy 400ns (TSEL=0) 16bit 16bit RTG0-2 Output accuracy 800ns (TSEL=1) Measurement accuracy 8bit PWC 40ns

Figure C-1 Measurement accuracy of peripheral circuit relative to FRC and output timing accuracy

# Appendix D Restrictions for Using MB91191/MB91192 series

This section shows the restrictions for using MB91191/MB91192 series.

#### Restrictions for Using MB91191/MB91192 Series

#### Restrictions of using gear function

There is a limit to the gear combination of the CPU system and peripheral system for the MB91191/ MB91192 series in order to ensure correct operation of the peripheral function.

#### Table D-1 At CHC=0

| φ      |     | Peripheral |     |     |     |                                                                  |
|--------|-----|------------|-----|-----|-----|------------------------------------------------------------------|
| θ      |     | 1/1        | 1/2 | 1/4 | 1/8 |                                                                  |
|        | 1/1 | •          | ×   | ×   | ×   | •: Selectable. But need to set 1 wait.                           |
| CDU    | 1/2 | 0          |     | ×   | ×   | ○: Selectable.                                                   |
| system | 1/4 | 0          |     |     | ×   | ▲: Selectable. However, there is the restrictions of peripheral. |
|        | 1/8 | 0          |     |     |     | ×: Not selectable                                                |

Table D-2 At CHC=1

| φ<br>θ        |     | Peripheral |     |     |     |  |
|---------------|-----|------------|-----|-----|-----|--|
|               |     | 1/1        | 1/2 | 1/4 | 1/8 |  |
| CPU<br>system | 1/1 | •          | ×   | ×   | ×   |  |
|               | 1/2 |            |     | ×   | ×   |  |
|               | 1/4 |            |     |     | ×   |  |
|               | 1/8 |            |     |     |     |  |

# Appendix E Instruction List

Instruction list of FR series is shown. Beforehand, the following matters are explained for better understanding of the command list.

- How to Read the Instruction List
- Symbol of addressing mode
- Instruction format

#### How to Read the Instruction List

| Ν            | Inemonic         |          | Туре         | OP            | CYCLE        | NZVC              | Oper                | ation        | Remark |
|--------------|------------------|----------|--------------|---------------|--------------|-------------------|---------------------|--------------|--------|
| ADD<br>*ADD  | Rj,<br>#s5,<br>, | Rj<br>Rj | A<br>C<br>,  | AG<br>A4<br>, | 1<br>1<br>,  | CCCC<br>CCCC<br>, | Ri+Rj<br>Ri+s5<br>, | →Rj<br>→Ri   |        |
| $\downarrow$ | $\downarrow$     |          | $\downarrow$ | $\downarrow$  | $\downarrow$ | $\downarrow$      | $\downarrow$        | $\downarrow$ |        |
| 1)           | 2)               |          | 3)           | 4)            | 5)           | 6)                | 6)                  | 7)           |        |

Instruction operand is XXX scr, dest (src--> dest).

- 1. The instruction name is shown.
  - \*: The indication is the extend command whose command was extended or added by the assembler regardless of the CPU specifications.
- 2. A specifiable Addressing mode is shown in the operand by the sign.
  - Refer to the "Addressing mode symbols" for the symbol meanings.
- 3. The instruction format is shown.
- 4. The hexadecimal number is displayed to the instruction code.
- 5. The number of machine cycles is shown.
  - a: It is a memory access cycle, and there is a possibility to postpone by the Ready function.
  - b: It is a memory access cycle, and there is a possibility to postpone by the Ready function. If the register that is targeted for LD operation is referred to by the command that immediately follows it, an interlock is activated, and the execution cycle number will be increased by 1.
  - c: When the command immediately following is one that reads or writes R15, SSP, or USP, an interlock is activated, and the execution cycle number will be increased by 1, thus becoming 2.
  - d: When the command immediately following refers to the MDH/MDL, an interlock is activated, and the execution cycle number will be increased by 1, thus becoming 2.
  - a, b, c, d, and the minimum are one cycle.
6. The flag change is shown.

# Flag change C: change

- -: No change
- 0: Clear
- 1: Set

### Meaning of flag

- N: Negative flag
- Z: Zero flag V: Over flag
- C: Carrying flag
- 7. The instruction operation is written.

# Symbol of Addressing Mode

### Table E-1 Description of symbol of addressing mode

| Symbol        | Explanation                                                                                                                   |
|---------------|-------------------------------------------------------------------------------------------------------------------------------|
| Ri            | Register direct (R0 to R15, AC, FP, SP)                                                                                       |
| Rj            | Register direct (R0 to R15, AC, FP, SP)                                                                                       |
| R13           | Register direct (R13, AC)                                                                                                     |
| Ps            | Register direct (direct program status register)                                                                              |
| Rs            | Register direct (TBR, RP, SSP, USP, MDH, MDL)                                                                                 |
| CRi           | Register direct (CR0 to CR15)                                                                                                 |
| CRj           | Register direct (CR0 to CR15)                                                                                                 |
| #i8           | Unsigned 8 bit value immediately (-128 to 255)<br>Note: -128 to -1 are used as 128 to 255.                                    |
| #i20          | Unsigned 20 bit value immediately (-0X80000 to 0XFFFFF)<br>Note: -0X7FFFF to -1 are used as 0X7FFFF to 0XFFFFF.               |
| #i32          | Unsigned 32 bit value immediately (-0X80000000 to 0XFFFFFFF)<br>Note: -0X80000000 to -1 are used as 0X80000000 to 0XFFFFFFFF. |
| #s5           | Signed 5 bit value immediately (-16 to 15)                                                                                    |
| #s10          | Signed 10 bit value immediately (Only the multiple of -512 to 5084)                                                           |
| #u4           | Unsigned 20 bit value immediately (0 to 15)                                                                                   |
| #u5           | Unsigned 5 bit value immediately (0 to 31)                                                                                    |
| #u8           | Unsigned 8 bit value immediately (0 to 255)                                                                                   |
| #u10          | Unsigned 10 bit value immediately (Only the multiple of 0 - 10204:)                                                           |
| @dir8         | Unsigned 8 bit direct address (0 to 0XFF)                                                                                     |
| @dir9         | Unsigned 9 bit direct address (Only the multiple of 0 to 0X1FE2)                                                              |
| @dir10        | Unsigned 10 bit direct address (Only the multiple of 0 to 0X3FC4).                                                            |
| label9        | Divergence address of signed 9 bits (Only the multiple of -0X100 to 0XFC2)                                                    |
| label12       | Divergence address of signed 12 bits (Only the multiple of -0X800 to 0X7FC2)                                                  |
| label20       | Divergence address of signed 20 bits (-0X80000 to 0X7FFFF)                                                                    |
| label32       | Divergence address of signed 32 bits (-0X80000000 to 0X7FFFFFFF)                                                              |
| @Ri           | Register indirect (R0 to R15, AC, FP, SP)                                                                                     |
| @Rj           | Register indirect (R0 to R15, AC, FP, SP)                                                                                     |
| @(R13,Rj)     | Relativity is register indirect (Rj:R0 to R15, AC, FP, SP)                                                                    |
| @(R14,disp10) | Relative indirectly register (Only the multiple of disp10:-0X200 to 0X1FC4)                                                   |
| @(R14,disp9)  | Relative indirectly register (Only the multiple of disp9:-0X100 to 0XFE2)                                                     |
| @(R14,disp8)  | Relativity is register indirect (disp8:-0X80 to 0X7F)                                                                         |
| @(R15,udisp6) | Relative indirectly register (Only the multiple of udisp6:0 to 604)                                                           |
| @Ri+          | Register indirectly with post increment (R0 to R15, AC, FP, SP)                                                               |
| @R13+         | Register indirectly with post increment (R13, AC)                                                                             |
| (reglist)     | Register list                                                                                                                 |

# Instruction Format

#### Table E-2 Instruction format

| Туре | Instruction format |            |        |                    |          |   |
|------|--------------------|------------|--------|--------------------|----------|---|
| А    | N                  | ISB        |        | LSB                |          |   |
|      |                    |            | - 16   | Sbit —             | <b>T</b> | 7 |
|      |                    | OP         |        | Rj                 | Ri       |   |
|      |                    | 8          |        | 4                  | 4        |   |
| В    |                    | OP         | i8/c   | 28                 | Bi       | ] |
|      |                    | 01         | 10/0   | 0                  |          |   |
|      |                    | 4          | 8      |                    | 4        |   |
| С    |                    |            |        |                    |          | ] |
|      |                    | OP         |        | u4/m4              | Ri       |   |
|      |                    | 8          |        | 4                  | 4        |   |
| C'   | Only               | SR instrue | otions |                    |          |   |
|      |                    | OP         | s      | s5/u5              | Ri       |   |
|      |                    | 7          |        | 5                  | 4        |   |
| D    |                    |            |        |                    |          | 1 |
|      |                    | OP         |        | u8/rela<br>reglist | B/dir/   |   |
|      |                    | 8          | 1      | 8                  |          |   |
| E    |                    |            |        |                    |          | 1 |
|      |                    | OP         | ,      | SUB-OP             | Ri       |   |
|      |                    | 8          |        | 4                  | 4        |   |
| F    |                    |            |        | rol11              |          |   |
|      |                    | UP         |        |                    |          |   |
|      |                    | 5          |        | 11                 |          |   |

# E.1 Instruction list of FR series

### Instruction list of FR series is described in order to following instruction.

## ■ Instruction List of FR Series

| Table E-3         Addition and subtraction instruction                   |
|--------------------------------------------------------------------------|
| Table E-4 Comparison operation instruction                               |
| Table E-5 Logical operation instruction                                  |
| Table E-6 Bit manipulation instructions                                  |
| Table E-7 Multiplication and division instructions                       |
| Table E-8 Shift instruction                                              |
| Table E-9 Value move operation of value sets/16 bits/32 bits immediately |
| Table E-10 Memory loading instruction                                    |
| Table E-11 Memory store instruction                                      |
| Table E-12 Transfer instruction between registers                        |
| Table E-13 Normal divergence (There is no delay) instruction             |
| Table E-14 Delay divergence Instruction                                  |
| Table E-15 The other Instruction                                         |
| Table E-16 20-bit Normal divergence macro instruction                    |
| Table E-17 20-bit Delayed divergence macro instruction                   |
| Table E-18 32-bit Normal divergence macro instruction                    |
| Table E-19 32-bit Delayed divergence macro instruction                   |
| Table E-20 Direct addressing instruction                                 |
| Table E-21 resource instruction                                          |
|                                                                          |

Table E-22 Coprocessor control instruction

# Addition and Subtraction Instruction

| Mnemonic                      | Туре    | OP       | CYCLE  | NZVC         | Operation                                                                                                           | Remark                                             |
|-------------------------------|---------|----------|--------|--------------|---------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|
| ADD Rj, Ri<br>*ADD #s5, Ri    | A<br>C' | A6<br>A4 | 1<br>1 | CCCC<br>CCCC | Ri+Rj →Ri<br>Ri+s5 →Ri                                                                                              | Upper in assembler<br>1 bit is regarded as a sign. |
| ADD #u4, Ri<br>ADD2 #u4, Ri   | C<br>C  | A4<br>A5 | 1      | CCCC<br>CCCC | $Ri+extu(i4) \rightarrow Ri$ $Ri+extu(i4) \rightarrow Ri$                                                           | 0 expansions<br>Minus expansion                    |
| ADDC Rj, Ri                   | А       | A7       | 1      | CCCC         | Ri+Rj +c→Ri                                                                                                         | Addition with carry                                |
| ADDN Rj, Ri<br>*ADDN #s5, Ri  | A<br>C' | A2<br>A0 | 1<br>1 |              | Ri+Rj →Ri<br>Ri+s5 →Ri                                                                                              | Upper in assembler<br>1 bit is regarded as a sign. |
| ADDN #u4, Ri<br>ADDN2 #u4, Ri | C<br>C  | A0<br>A1 | 1<br>1 |              | $\begin{array}{l} \text{Ri+extu(i4)} \rightarrow \text{Ri} \\ \text{Ri+extu(i4)} \rightarrow \text{Ri} \end{array}$ | 0 expansions<br>Minus expansion                    |
| SUB Rj, Ri                    | А       | AC       | 1      | CCCC         | RiRj →Ri                                                                                                            |                                                    |
| SUBC Rj, Ri                   | A       | AD       | 1      | CCCC         | RiRj c→Ri                                                                                                           | Reduction with carry                               |
| SUBN Rj, Ri                   | А       | AE       | 1      |              | Ri-Rj →Ri                                                                                                           |                                                    |

#### Table E-3 Addition and subtraction instruction

# Comparison Operation Instruction

#### Table E-4 Comparison operation instruction

| Mnemonic     | Туре | OP | CYCLE | NZVC | Operation   | Remark                       |
|--------------|------|----|-------|------|-------------|------------------------------|
| CMP Rj, Ri   | A    | AA | 1     | CCCC | Ri-Rj       | Upper in assembler           |
| *CMP #s5, Ri | C'   | A8 | 1     | CCCC | Ri-s5       | 1 bit is regarded as a sign. |
| CMP #u4, Ri  | C    | A8 | 1     | CCCC | Ri-extu(i4) | 0 expansions                 |
| CMP2 #u4, Ri | C    | A9 | 1     | CCCC | Ri-extu(i4) | Minus expansion              |

# Logical Operation Instruction

#### Table E-5 Logical operation instruction

| Mnemonic     | Туре | OP | CYCLE | NZVC | Operation                                            | Remark    |
|--------------|------|----|-------|------|------------------------------------------------------|-----------|
| AND Rj, Ri   | A    | 82 | 1     | CC   | Ri &=Rj                                              | Word      |
| AND Rj, @Ri  | A    | 84 | 1+2a  | CC   | (Ri) &=Rj                                            | Word      |
| ANDH Rj, @Ri | A    | 85 | 1+2a  | CC   | (Ri) &=Rj                                            | Half word |
| ANDB Rj, @Ri | A    | 86 | 1+2a  | CC   | (Ri) &=Rj                                            | Byte      |
| OR Rj, Ri    | A    | 92 | 1     | CC   | Ri   =Rj (Ri)   =Rj (Ri)   =Rj (Ri)   =Rj (Ri)   =Rj | Word      |
| OR Rj, @Ri   | A    | 94 | 1+2a  | CC   |                                                      | Word      |
| ORH Rj, @Ri  | A    | 95 | 1+2a  | CC   |                                                      | Half word |
| ORB Rj, @Ri  | A    | 96 | 1+2a  | CC   |                                                      | Byte      |
| EOR Rj, Ri   | A    | 9A | 1     | CC   | Ri ^ =Rj                                             | Word      |
| EOR Rj, @Ri  | A    | 9C | 1+2a  | CC   | (Ri) ^ =Rj                                           | Word      |
| EORH Rj, @Ri | A    | 9D | 1+2a  | CC   | (Ri) ^ =Rj                                           | Half word |
| EORB Rj, @Ri | A    | 9E | 1+2a  | CC   | (Ri) ^ =Rj                                           | Byte      |

## Bit Manipulation Instructions

Table E-6 Bit manipulation instructions

| Mnemonic                                                         | Туре   | OP       | CYCLE        | NZVC     | Operation                                                | Remark                                                                                       |
|------------------------------------------------------------------|--------|----------|--------------|----------|----------------------------------------------------------|----------------------------------------------------------------------------------------------|
| BANDL #u4, @Ri<br>BANDH #u4, @Ri<br>*BAND #u8, @Ri <sup>*1</sup> | C<br>C | 80<br>81 | 1+2a<br>1+2a |          | (Ri) &=(0xF0+u4)<br>(Ri) &=((u4 < <4)+0x0F)<br>(Ri) &=u8 | The subordinate position four bits are<br>operated.<br>The high rank four bits are operated. |
| BORL #u4, @Ri<br>BORH #u4, @Ri<br>*BOR #u8, @Ri <sup>*2</sup>    | C<br>C | 90<br>91 | 1+2a<br>1+2a |          | (Ri)   =u4<br>(Ri)   =(u4 < <4)<br>(Ri)   =u8            | The subordinate position four bits are<br>operated.<br>The high rank four bits are operated. |
| BEORL #u4, @Ri<br>BEORH #u4, @Ri<br>*BEOR #u8, @Ri <sup>*3</sup> | C<br>C | 98<br>99 | 1+2a<br>1+2a |          | (Ri) ^ =u4<br>(Ri) ^ =(u4 < <4)<br>(Ri) ^ =u8            | The subordinate position four bits are<br>operated.<br>The high rank four bits are operated. |
| BTSTL #u4, @Ri<br>BTSTH #u4, @Ri                                 | C<br>C | 88<br>89 | 2+a<br>2+a   | 0C<br>CC | (Ri) &u4<br>(Ri) &(u4 < <4)                              | Lower 4 bit test<br>Upper 4 bit test                                                         |

\*1: The assembler generates BANDL when the u8&0x0F bit is raised, or generates BANDH when the u8&0xF0 bit is raised. There is a case generating both BANDL and BANDH.

\*2: The assembler generates BORL when the u8&0x0F bit is raised, or generates BORH when the u8&0xF0 bit is raised. There is a case generating both BORL and BODH.

\*3: The assembler generates BEORL when the u8&0x0F bit is raised, or generates BEORH when the u8&0xF0 bit is raised. There is a case generating both BEORL and BEORH.

### Multiplication and Division Instructions

| Mnemonic                                                                                                       | Туре                  | OP                                           | CYCLE                             | NZVC                                 | Operation                                                | Remark                                                 |
|----------------------------------------------------------------------------------------------------------------|-----------------------|----------------------------------------------|-----------------------------------|--------------------------------------|----------------------------------------------------------|--------------------------------------------------------|
| MUL Rj,Ri<br>MULU Rj,Ri<br>MULH Rj,Ri<br>MULUH Rj,Ri                                                           | A<br>A<br>A<br>A      | AF<br>AB<br>BF<br>BB                         | 5<br>5<br>3<br>3                  | CCC-<br>CCC-<br>CC<br>CC             | Ri*Rj→MDH,MDL<br>Ri*Rj→MDH,MDL<br>Ri*Rj→MDL<br>Ri*Rj→MDL | 32bit*32bit=64bit<br>None<br>16bit*16bit=32bit<br>None |
| DIV0S Ri<br>DIV0U Ri<br>DIV1 Ri<br>DIV2 Ri<br>DIV3<br>DIV4S<br>*DIV Ri <sup>*1</sup><br>*DIVU Ri <sup>*2</sup> | E<br>E<br>E<br>E<br>E | 97-4<br>97-5<br>97-6<br>97-7<br>9F-6<br>9F-7 | 1<br>1<br>1<br>1<br>1<br>36<br>33 | <br>-C-C<br>-C-C<br><br>-C-C<br>-C-C | MDL/Ri→MDL,<br>MDL%Ri→MDH<br>MDL/Ri→MDL,<br>MDL%Ri→MDH   | Step operation<br>32bit/32bit=32bit                    |

Table E-7 Multiplication and division instructions

\*1:Generates DIV0S, DIV1  $\times$  32, DIV2, DIV3, DIV4S. Instruction code length is 72 bytes.

\*2:Generates DIV0U, DIV1  $\times$  32. Instruction code length is 66 bytes.

### ■ Shift Instruction

#### Table E-8 Shift instruction

| Mnemonic                                                              | Туре              | OP                   | CYCLE            | NZVC                         | Operation                                                                                                                                                              | Remark           |
|-----------------------------------------------------------------------|-------------------|----------------------|------------------|------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|
| LSL Rj, Ri<br>*LSL #u5, Ri(u5:0 to 31)<br>LSL #u4, Ri<br>LSL2 #u4, Ri | A<br>C'<br>C<br>C | B6<br>B4<br>B4<br>B5 | 1<br>1<br>1<br>1 | CC-C<br>CC-C<br>CC-C<br>CC-C | $\begin{array}{l} Ri < <\!\!Rj {\rightarrow} Ri \\ Ri < <\!\!u5 {\rightarrow} Ri \\ Ri < <\!\!u4 {\rightarrow} Ri \\ Ri < <\!\!(u4{+}16) {\rightarrow} Ri \end{array}$ | Logical shift    |
| LSR Rj, Ri<br>*LSR #u5, Ri(u5:0 to 31)<br>LSR #u4, Ri<br>LSR2 #u4, Ri | A<br>C'<br>C<br>C | B2<br>B0<br>B0<br>B1 | 1<br>1<br>1<br>1 | CC-C<br>CC-C<br>CC-C<br>CC-C | $\begin{array}{l} Ri >> Rj \rightarrow Ri \\ Ri >> u5 \rightarrow Ri \\ Ri >> u4 \rightarrow Ri \\ Ri >> (u4+16) \rightarrow Ri \end{array}$                           | Logical shift    |
| ASR Rj, Ri<br>*ASR #u5, Ri(u5:0 to 31)<br>ASR #u4, Ri<br>ASR2 #u4, Ri | A<br>C'<br>C<br>C | BA<br>B8<br>B8<br>B9 | 1<br>1<br>1<br>1 | CC-C<br>CC-C<br>CC-C<br>CC-C | $\begin{array}{l} Ri >> Rj \rightarrow Ri \\ Ri >> u5 \rightarrow Ri \\ Ri >> u4 \rightarrow Ri \\ Ri >> (u4+16) \rightarrow Ri \end{array}$                           | Arithmetic shift |

# ■ Value Move Operation of Value Sets/16 Bits/32 Bits Immediately

| Table E-9 Value move operation of value sets/16 bits/32 bits immediate |
|------------------------------------------------------------------------|
|------------------------------------------------------------------------|

| Mnemonic Typ                                                                     |             | OP               | CYCLE       | NZVC | Operation                                                                                                        | Remark                                                                |
|----------------------------------------------------------------------------------|-------------|------------------|-------------|------|------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|
| LDI:32 #i32,Ri<br>LDI:20 #i20,Ri<br>LDI:8 #i8,Ri<br>*LDI# {i8   i20   i32}, Ri * | E<br>C<br>B | 9F-8<br>9B<br>C0 | 3<br>2<br>1 |      | $i32 \rightarrow Ri$<br>$i20 \rightarrow Ri$<br>$i8 \rightarrow Ri$<br>$\{i8 \mid i20 \mid i32\} \rightarrow Ri$ | 0 expansions of high rank 12bit.<br>0 expansions of high rank 24 bit. |

\*: When the immediate value is an absolute value, i8, i20, or i32 is automatically selected by the assembler.

When the immediate value is a relative value, or includes an external reference symbol, i32 is automatically selected.

### Memory Loading Instruction

Table E-10 Memory loading instruction

| Mnemonic                                                                                                                | Туре                                 | OP                                           | CYCLE                          | NZVC              | Operation                                                                                                                                                                                                                                | Remark                                                                       |
|-------------------------------------------------------------------------------------------------------------------------|--------------------------------------|----------------------------------------------|--------------------------------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|
| LD @Rj,Ri<br>LD @(R13,Rj),Ri<br>LD @(R14,disp10),Ri<br>LD @(R15,udisp6),Ri<br>LD @R15+,Ri<br>LD @R15+,Rs<br>LD @R15+,PS | A<br>A<br>B<br>C<br>E<br>E<br>E<br>E | 04<br>00<br>20<br>03<br>07-0<br>07-8<br>07-9 | b<br>b<br>b<br>b<br>b<br>1+a+b | <br><br><br>CCCCC | $\begin{array}{c} (Rj) \rightarrow Ri \\ (R13+Rj) \rightarrow Ri \\ (R14+disp10) \rightarrow Ri \\ (R15+udisp6) \rightarrow Ri \\ (R15) \rightarrow Ri,R15+=4 \\ (R15) \rightarrow Rs,R15+=4 \\ (R15) \rightarrow PS,R15+=4 \end{array}$ | Rs: special register*                                                        |
| LDUH @Rj,Ri<br>LDUH @(R13,Rj),Ri<br>LDUH @(R14,disp9),Ri<br>LDUB @Rj,Ri<br>LDUB @(R13,Rj),Ri<br>LDUB @(R14,disp8) Ri    | A<br>A<br>B<br>A<br>A<br>B           | 05<br>01<br>40<br>06<br>02<br>60             | b<br>b<br>b<br>b<br>b          | <br><br>          | $(Rj) \rightarrow Ri$ $(R13+Rj) \rightarrow Ri$ $(R14+disp9) \rightarrow Ri$ $(Rj) \rightarrow Ri$ $(R13+Rj) \rightarrow Ri$ $(R14+disp8) \rightarrow Ri$                                                                                | 0 expansions<br>0 expansions<br>0 expansions<br>0 expansions<br>0 expansions |

\*:Special register Rs: TBR, RP, USP, SSP, MDH, MDL

#### Note:

The assembler calculates and sets values as follows in the 08 and 04 fields for hardware specifications.

disp10/4 $\rightarrow$ 08, disp9/2 $\rightarrow$ 08, disp8 $\rightarrow$ 08, disp10, disp9, disp8 are with sign.

udisp6/4 $\rightarrow$ o4udisp6 is without sign.

#### Memory Store Instruction

Table E-11 Memory store instruction

| Mnemonic                                                                                                                                                                                                | Туре                            | OP                                           | CYCLE                           | NZVC         | Operation                                                                                                                                                                                                                                                                                                                                     | Remark                                                      |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|----------------------------------------------|---------------------------------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|
| ST       Ri,@Rj         ST       Ri,@(R13,Rj)         ST       Ri,@(R14,disp10)         ST       Ri,@(R15,udisp6)         ST       Ri,@-R15         ST       Rs,@-R15         ST       PS,@-R15         | A<br>A<br>B<br>C<br>E<br>E<br>E | 14<br>10<br>30<br>13<br>17-0<br>17-8<br>17-9 | a<br>a<br>a<br>a<br>a<br>a<br>a | <br><br><br> | $\begin{array}{l} \text{Ri} \rightarrow (\text{Rj}) \\ \text{Ri} \rightarrow (\text{R13+Rj}) \\ \text{Ri} \rightarrow (\text{R14+disp10}) \\ \text{Ri} \rightarrow (\text{R15+udisp6}) \\ \text{R15-=4, Ri} \rightarrow (\text{R15}) \\ \text{R15-=4, Rs} \rightarrow (\text{R15}) \\ \text{R15-=4, PS} \rightarrow (\text{R15}) \end{array}$ | Word<br>Word<br>Word<br>Rs: special register *              |
| STH         Ri,@Rj           STH         Ri,@(R13,Rj)           STH         Ri,@(R14,disp9)           STB         Ri,@(R13,Rj)           STB         Ri,@(R13,Rj)           STB         Ri,@(R14,disp8) | A<br>A<br>B<br>A<br>A<br>B      | 15<br>11<br>50<br>16<br>12<br>70             | a<br>a<br>a<br>a<br>a<br>a      | <br><br>     | $Ri \rightarrow (Rj)$ $Ri \rightarrow (R13+Rj)$ $Ri \rightarrow (R14+disp9)$ $Ri \rightarrow (Rj)$ $Ri \rightarrow (R13+Rj)$ $Ri \rightarrow (R14+disp8)$                                                                                                                                                                                     | Half word<br>Half word<br>Half word<br>Byte<br>Byte<br>Byte |

\*:Special register Rs: TBR, RP, USP, SSP, MDH, MDL

Note:

The assembler calculates and sets values as follows in the 08 and 04 fields for hardware specifications.

disp10/4 $\rightarrow$ o8, disp9/2 $\rightarrow$ o8, disp8 $\rightarrow$ o8, disp10, disp9, disp8 are with sign.

udisp6/4 $\rightarrow$ o4udisp6 is without sign.

# ■ Transfer Instruction between Registers

| Mnemonic  | Туре | OP   | CYCLE | NZVC | Operation | Remark                                    |
|-----------|------|------|-------|------|-----------|-------------------------------------------|
| MOV Rj,Ri | А    | 8B   | 1     |      | Rj→Ri     | Transfer between general purpose register |
| MOV Rs,Ri | А    | B7   | 1     |      | Rs→Ri     | Rs: special register *                    |
| MOV Ri,Rs | Α    | B3   | 1     |      | Ri→Rs     | Rs: special register *                    |
| MOV PS,Ri | Е    | 17-1 | 1     |      | PS→Ri     |                                           |
| MOV Ri,PS | Е    | 07-1 | с     | CCCC | Ri→PS     |                                           |

 Table E-12
 Transfer instruction between registers

\*: Special register Rs: TBR, RP, USP, SSP, MDH, MDL

### ■ Normal Divergence (There is no delay) Instruction

Table E-13 Normal divergence (There is no delay) instruction

| Mnemonic                                                                                                                                                                                                                                             | Туре                                                                                        | OP                                                                                           | CYCLE                                                                 | NZVC | Operation                                                                                                                                                                                                                                                                                                                                                                                        | Remark       |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|
| JMP @Ri                                                                                                                                                                                                                                              | Е                                                                                           | 97-0                                                                                         | 2                                                                     |      | Ri→PC                                                                                                                                                                                                                                                                                                                                                                                            |              |
| CALL label12                                                                                                                                                                                                                                         | F                                                                                           | D0                                                                                           | 2                                                                     |      | $PC+2 \rightarrow RP$ ,<br>$PC+2 \rightarrow (1+b+1) = PC = 2 \rightarrow PC$                                                                                                                                                                                                                                                                                                                    |              |
| CALL @Ri                                                                                                                                                                                                                                             | Е                                                                                           | 97-1                                                                                         | 2                                                                     |      | $PC+2+(label12-PC-2) \rightarrow PC$<br>$PC+2 \rightarrow RP, Ri \rightarrow PC$                                                                                                                                                                                                                                                                                                                 |              |
| RET                                                                                                                                                                                                                                                  | Е                                                                                           | 97-2                                                                                         | 2                                                                     |      | RP→PC                                                                                                                                                                                                                                                                                                                                                                                            | Return       |
| INT #u8<br>INTE                                                                                                                                                                                                                                      | D<br>E                                                                                      | 1F<br>9F-3                                                                                   | 3+3a<br>3+3a                                                          |      | $SSP=4,PS\rightarrow(SSP),$<br>$SSP=4,PC+2\rightarrow(SSP),$<br>0: I flag, 0: S flag<br>$(TBR+0x3FC-u8 \times 4) \rightarrow PC$<br>$SSP=4,PS\rightarrow(SSP),$<br>$SSP=4,PC+2\rightarrow(SSP),$<br>$0\rightarrow S Flag,$<br>$(TBR+0x3D8) \rightarrow PC$                                                                                                                                       | for emulator |
| RETI                                                                                                                                                                                                                                                 | Ε                                                                                           | 97-3                                                                                         | 2+2a                                                                  | CCCC | $\begin{array}{l} (R15) \longrightarrow PC, R15 == 4, \\ (R15) \longrightarrow PS, R15 == 4 \end{array}$                                                                                                                                                                                                                                                                                         |              |
| BRA label9<br>BNO label9<br>BEQ label9<br>BC label9<br>BNC label9<br>BNC label9<br>BN label9<br>BP label9<br>BV label9<br>BVV label9<br>BLT label9<br>BLT label9<br>BLE label9<br>BLE label9<br>BLE label9<br>BLE label9<br>BLE label9<br>BLE label9 | D<br>D<br>D<br>D<br>D<br>D<br>D<br>D<br>D<br>D<br>D<br>D<br>D<br>D<br>D<br>D<br>D<br>D<br>D | E0<br>E1<br>E2<br>E3<br>E4<br>E5<br>E6<br>E7<br>E8<br>E9<br>EA<br>EB<br>EC<br>ED<br>EE<br>EF | 2<br>1<br>2/1<br>2/1<br>2/1<br>2/1<br>2/1<br>2/1<br>2/1<br>2/1<br>2/1 |      | PC+2+(label9-PC-2) →PC<br>not diverge<br>if(Z==1)then<br>PC+2+(label9-PC-2) →PC<br>$\uparrow$ s/Z==0<br>$\uparrow$ s/C==1<br>$\uparrow$ s/C==0<br>$\uparrow$ s/N==1<br>$\uparrow$ s/N==0<br>$\uparrow$ s/V==1<br>$\uparrow$ s/V==0<br>$\uparrow$ s/VxorN==1<br>$\uparrow$ s/VxorN==1<br>$\uparrow$ s/(VxorN)orZ==1<br>$\uparrow$ s/(VxorN)orZ==0<br>$\uparrow$ s/CorZ==1<br>$\uparrow$ s/CorZ==0 |              |

#### Note:

- "2/1" of CYCLE number is following;
  - 2: branching
  - 1: not branching
- The assembler calculates and sets values as follows in the rel11 and rel8 fields for hardware specifications. (label12-PC-2)/2→rel11, (label9-PC-2)/2→rel8, label12, label9 are with sign.
- When executing RETI instruction, S flag is required to be "0".

### Delay Divergence Instruction

| Table E-14 | Delay | divergence | Instruction |
|------------|-------|------------|-------------|
|------------|-------|------------|-------------|

| Mnemonic       | Туре | OP   | CYCLE | NZVC | Operation                                                                        | Remark |
|----------------|------|------|-------|------|----------------------------------------------------------------------------------|--------|
| JMP:D @Ri      | Е    | 9F-0 | 1     |      | Ri→PC                                                                            |        |
| CALL:D label12 | F    | D8   | 1     |      | $PC+4 \rightarrow RP$ ,                                                          |        |
| CALL:D @Ri     | Е    | 9F-1 | 1     |      | $PC+2+(Iabel12-PC-2) \rightarrow PC$<br>$PC+4 \rightarrow RP, Ri \rightarrow PC$ |        |
| RET:D          | Е    | 9F-2 | 1     |      | RP→PC                                                                            | Return |
| BRA:D label9   | D    | F0   | 1     |      | $PC+2+(label9-PC-2) \rightarrow PC$                                              |        |
| BNO:D label9   | D    | F1   | 1     |      | not diverge                                                                      |        |
| BEQ:D label9   | D    | F2   | 1     |      | if(Z==1)then                                                                     |        |
|                |      |      |       |      | $PC+2+(label9-PC-2) \rightarrow PC$                                              |        |
| BNE:D label9   | D    | F3   | 1     |      | ↑ s/Z==0                                                                         |        |
| BC:D label9    | D    | F4   | 1     |      | $\uparrow$ s/C==1                                                                |        |
| BNC:D label9   | D    | F5   | 1     |      | $\uparrow$ s/C==0                                                                |        |
| BN:D label9    | D    | F6   | 1     |      | $\int s/N == 1$                                                                  |        |
| BP:D label9    | D    | F7   | 1     |      | $\uparrow$ s/N==0                                                                |        |
| BV:D label9    | D    | F8   | 1     |      | $\int s/V == 1$                                                                  |        |
| BNV:D label9   | D    | F9   | 1     |      | $\int s/V == 0$                                                                  |        |
| BLT:D label9   | D    | FA   | 1     |      | $\uparrow$ s/VxorN==1                                                            |        |
| BGE:D label9   | D    | FB   | 1     |      | $\uparrow$ s/VxorN==0                                                            |        |
| BLE:D label9   | D    | FC   | 1     |      | $\int s/(VxorN)orZ == 1$                                                         |        |
| BGT:D label9   | D    | FD   | 1     |      | $\int s/(VxorN)orZ == 0$                                                         |        |
| BLS:D label9   | D    | FE   | 1     |      | $\int s/CorZ == 1$                                                               |        |
| BHI:D label9   | D    | FF   | 1     |      | ↑ s/CorZ==0                                                                      |        |

#### Note:

• The assembler calculates and sets values as follows in the rel11 and rel8 fields for hardware specifications. (label12-PC-2)/2->rel11, (label9-PC-2)/2→rel8, label12, label9 are with sign.

• In terms of delayed branches, branching must be implemented after executing the next command (delay slot).

• Commands that can be placed at the delay slot are all 1 cycle, a, b, c, and d cycle commands. Two or more-cycle instruction cannot be put.

### ■ The Other Instruction

| Mnemonic                                              | Туре             | OP                           | CYCLE       | NZVC         | Operation                                                                                                                                                       | Remark                                                                    |
|-------------------------------------------------------|------------------|------------------------------|-------------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|
| NOP                                                   | Е                | 9F-A                         | 1           |              | Anything does not change either.                                                                                                                                |                                                                           |
| ANDCCR #u8<br>ORCCR #u8                               | D<br>D           | 83<br>93                     | c<br>c      | CCCC<br>CCCC | CCR and u8 $\rightarrow$ CCR<br>CCR or u8 $\rightarrow$ CCR                                                                                                     |                                                                           |
| STILM #u8                                             | D                | 87                           | 1           |              | i8→ILM                                                                                                                                                          | Value set of ILM immediately                                              |
| ADDSP #s10 <sup>*1</sup>                              | D                | A3                           | 1           |              | R15+=s10                                                                                                                                                        | ADDSP Instruction                                                         |
| EXTSB Ri<br>EXTUB Ri<br>EXTSH Ri<br>EXTUH Ri          | E<br>E<br>E<br>E | 97-8<br>97-9<br>97-A<br>97-B | 1<br>1<br>1 |              | sign extension 8→32bit<br>0 expansions 8→32bit<br>sign extension16→32bit<br>0 expansions16→32bit                                                                |                                                                           |
| LDM0 (reglist)<br>LDM1 (reglist)<br>*LDM (reglist) *2 | D<br>D           | 8C<br>8D                     |             |              | $(R15) \rightarrow$ reglist, R15 increment<br>$(R15) \rightarrow$ reglist, R15 increment<br>$(R15) \rightarrow$ reglist, R15 increment                          | loading multi R0 - R7<br>loading multi R8 - R15<br>loading multi R0 - R15 |
| STM0 (reglist)STM1 (reglist)*STM (reglist) *3         | D<br>D           | 8E<br>8F                     |             |              | R15 decrement, reglist $\rightarrow$ (R15)<br>R15 decrement, reglist $\rightarrow$ (R15)<br>R15 decrement, reglist $\rightarrow$ (R15)                          | store multi R0 - R7<br>store multi R8 - R15<br>store multi - R0 - R15     |
| ENTER #u10 <sup>*4</sup>                              | D                | 0F                           | 1+a         |              | $\begin{array}{c} \text{R14} \longrightarrow (\text{R15-4}), \text{R15-4} \longrightarrow \text{R14}, \\ \text{R15-u10} \longrightarrow \text{R15} \end{array}$ | Entrance processing of function                                           |
| LEAVE                                                 | Е                | 9F-9                         | b           |              | R14+4 $\rightarrow$ R15, (R15-4) $\rightarrow$ R14                                                                                                              | Exit processing of function                                               |
| XCHB @Rj,Ri                                           | А                | 8A                           | 2a          |              | $Ri \rightarrow TEMP$<br>(Rj) $\rightarrow Ri$<br>TEMP $\rightarrow$ (Rj)                                                                                       | For semaphore control<br>Byte Data                                        |

\*1: s10 is set by that assembler calculates s10/4 to s8. s10 has the sign.

\*2: Under the reglist, if one of R0-R7 is specified, LDM0 is generated, whereas if one of R8-R15 is specified, LDM1 is generated. In other case, both LDM0 and LDM1 may be able to be generated.

\*3: Under the reglist, if one of R0-R7 is specified, STM0 is generated, whereas if one of R8-R15 is specified, STM1 is generated. There is a case generating both STM1 and STM0.

\*4: u10 is set by that assembler calculates u10/4 to u8. u10 does not have the sign.

#### 20-bit Normal Divergence Macro Instruction

| Mnemonic                                                                                                                                                                                                                                                                                                                                                                                                 | Operation                                                                                                                                                                                                                                                                                                                                                                          | Remark                                                                                                                                                            |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| *CALL20 label20,Ri                                                                                                                                                                                                                                                                                                                                                                                       | Address of the following instruction>RP, label20 $\rightarrow$ PC                                                                                                                                                                                                                                                                                                                  | Ri: Temporary register (Refer to reference 1.)                                                                                                                    |
| *BRA20 label20,Ri<br>*BEQ20 label20,Ri<br>*BNE20 label20,Ri<br>*BC20 label20,Ri<br>*BNC20 label20,Ri<br>*BNC20 label20,Ri<br>*BN20 label20,Ri<br>*BV20 label20,Ri<br>*BNV20 label20,Ri<br>*BL720 label20,Ri | $label20 \rightarrow PC$<br>if(Z==1)thenlabel20 $\rightarrow PC$<br>$\uparrow$ s/Z==0<br>$\uparrow$ s/C==1<br>$\uparrow$ s/C==0<br>$\uparrow$ s/N==1<br>$\uparrow$ s/N==0<br>$\uparrow$ s/V==1<br>$\uparrow$ s/V==0<br>$\uparrow$ s/VxorN==1<br>$\uparrow$ s/VxorN==0<br>$\uparrow$ s/(VxorN)orZ==1<br>$\uparrow$ s/(VxorN)orZ==1<br>$\uparrow$ s/(CorZ==1<br>$\uparrow$ s/CorZ==0 | Ri: Temporary register (Refer to reference 2.)<br>Ri: Temporary register (Refer to reference 3.)<br>↑<br>↑<br>↑<br>↑<br>↑<br>↑<br>↑<br>↑<br>↑<br>↑<br>↑<br>↑<br>↑ |

Table E-16 20-bit Normal divergence macro instruction

Reference 1: CALL20

1) When label20-PC-2 is - 0x100 - + 0xfe, the instruction is generated as follows.

CALL label12

2) When label20-PC-2 is outside the area as per 1) and includes an external reference symbol, the command is generated as follows.
 I. DL 20, #1-h-120, Pi

LDI:20 #label20,Ri CALL @Ri

Reference 2: BRA20

1) When label20-PC-2 is - 0x100 - + 0xfe, the instruction is generated as follows. BRA label9

2) When label20-PC-2 is outside the area as per 1) and includes an external reference symbol, the command is generated as follows.
 LDI:20 #label20,Ri

JMP @Ri

Reference 3: Bcc20

1) When label20-PC-2 is - 0x100 - + 0xfe, the instruction is generated as follows. Bcc label9

2) When label20-PC-2 is outside the area as per 1) and includes an external reference symbol, the command is generated as follows.

Bxcc false xcc is a contradiction condition of cc. LDI:20 #label20,Ri JMP @Ri false:

#### ■ 20-bit Delayed Divergence Macro Instruction

| Mnemonic                                                                                                                                                                                                                                                                                                                                                                  | Operation                                                                                                                                                                                                                                                                                                                                                                         | Remark                                                                                                                                                            |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| *CALL20:D label20,Ri                                                                                                                                                                                                                                                                                                                                                      | Address of the following instruction $+2 \rightarrow RP$ ,<br>label20 $\rightarrow PC$                                                                                                                                                                                                                                                                                            | Ri: Temporary register (Refer to reference 1.)                                                                                                                    |
| *BRA20:D label20,Ri<br>*BEQ20:D label20,Ri<br>*BNE20:D label20,Ri<br>*BNC20:D label20,Ri<br>*BNC20:D label20,Ri<br>*BNC20:D label20,Ri<br>*BN20:D label20,Ri<br>*BV20:D label20,Ri<br>*BNV20:D label20,Ri<br>*BNV20:D label20,Ri<br>*BC20:D label20,Ri<br>*BGE20:D label20,Ri<br>*BGT20:D label20,Ri<br>*BGT20:D label20,Ri<br>*BLS20:D label20,Ri<br>*BLS20:D label20,Ri | $label20 \rightarrow PC$<br>if(Z==1)thenlabel20 $\rightarrow PC$<br>$\uparrow s/Z==0$<br>$\uparrow s/C==1$<br>$\uparrow s/C==0$<br>$\uparrow s/N==1$<br>$\uparrow s/N==0$<br>$\uparrow s/V==1$<br>$\uparrow s/V==0$<br>$\uparrow s/VxorN==1$<br>$\uparrow s/VxorN==0$<br>$\uparrow s/(VxorN)orZ==1$<br>$\uparrow s/(VxorN)orZ==1$<br>$\uparrow s/CorZ==1$<br>$\uparrow s/CorZ==0$ | Ri: Temporary register (Refer to reference 2.)<br>Ri: Temporary register (Refer to reference 3.)<br>↑<br>↑<br>↑<br>↑<br>↑<br>↑<br>↑<br>↑<br>↑<br>↑<br>↑<br>↑<br>↑ |

#### Table E-17 20-bit Delayed divergence macro instruction

Reference1: CALL20:D

1) When label20-PC-2 is - 0x100 - + 0xfe, the instruction is generated as follows.

CALL:D label12

2) When label20-PC-2 is outside the area as per 1) and includes an external reference symbol, the command is generated as follows.

LDI:20 #label20,Ri CALL:D @Ri

Reference 2: BRA20:D

- 1) When label20-PC-2 is 0x100 + 0xfe, the instruction is generated as follows. x BRA:D label9
- 2) When label20-PC-2 is outside the area as per 1) and includes an external reference symbol, the command is generated as follows.
   LDI:20 #label20,Ri

JMP:D @Ri

Reference 3: Bcc20:D

- 1) When label20-PC-2 is 0x100 + 0xfe, the instruction is generated as follows. Bcc:D label9
- 2) When label20-PC-2 is outside the area as per 1) and includes an external reference symbol, the command is generated as follows.

Bxcc false xcc is a contradiction condition of cc. LDI:20 #label20,Ri JMP:D @Ri false:

#### ■ 32-bit Normal Divergence Macro Instruction

| Mnemonic                                                                                                                                                                                                                                                                                                                                 | Operation                                                                                                                                                                                                                                                                                                                                             | Remark                                                                                                                                                            |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| *CALL32 label32,Ri                                                                                                                                                                                                                                                                                                                       | Address of the following instruction $\rightarrow$ RP, label32 $\rightarrow$ PC                                                                                                                                                                                                                                                                       | Ri: Temporary register (Refer to reference 1.)                                                                                                                    |
| *BRA32 label32,Ri<br>*BEQ32 label32,Ri<br>*BNE32 label32,Ri<br>*BC32 label32,Ri<br>*BNC32 label32,Ri<br>*BNC32 label32,Ri<br>*BN32 label32,Ri<br>*BV32 label32,Ri<br>*BV32 label32,Ri<br>*BLT32 label32,Ri<br>*BLE32 label32,Ri<br>*BLE32 label32,Ri<br>*BLE32 label32,Ri<br>*BLE32 label32,Ri<br>*BLS32 label32,Ri<br>*BLS32 label32,Ri | $label32 \rightarrow PC$<br>if(Z==1)thenlabel32 \rightarrow PC<br>\uparrow s/Z==0<br>\uparrow s/C==1<br>\uparrow s/C==0<br>\uparrow s/N==1<br>\uparrow s/N==0<br>\uparrow s/V==1<br>\uparrow s/V==0<br>\uparrow s/VxorN==1<br>\uparrow s/VxorN==0<br>\uparrow s/(VxorN)orZ==1<br>\uparrow s/(VxorN)orZ==0<br>\uparrow s/CorZ==1<br>\uparrow s/CorZ==0 | Ri: Temporary register (Refer to reference 2.)<br>Ri: Temporary register (Refer to reference 3.)<br>↑<br>↑<br>↑<br>↑<br>↑<br>↑<br>↑<br>↑<br>↑<br>↑<br>↑<br>↑<br>↑ |

Table E-18 32-bit Normal divergence macro instruction

Reference 1: CALL32

1) When label20-PC-2 is - 0x100 - + 0xfe, the instruction is generated as follows.

CALL label12

2) When label32-PC-2 is outside the area as per 1) and includes an external reference symbol, the command is generated as follows.

LDI:32 #label32,Ri CALL @Ri

Reference 2: BRA32

1) When label32-PC-2 is - 0x100 - + 0xfe, the instruction is generated as follows. BRA label9

2) When label32-PC-2 is outside the area as per 1) and includes an external reference symbol, the command is generated as follows.
 LDI:32 #label32,Ri

JMP @Ri

Reference 3: Bcc32

1) When label32-PC-2 is - 0x100 - + 0xfe, the instruction is generated as follows. x Bcc label9

2) When label32-PC-2 is outside the area as per 1) and includes an external reference symbol, the command is generated as follows.

Bxcc false xcc is a contradiction condition of cc. LDI:32 #label32,Ri JMP @Ri false:

#### ■ 32-bit Delayed Divergence Macro Instruction

| Mnemonic                                                                                                                                                                                                                                                                                                                                                                  | Operation                                                                                                                                                                                                                                                                                                                       | Remark                                                                                                                                                            |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| *CALL32:D label32,Ri                                                                                                                                                                                                                                                                                                                                                      | Address of the following instruction $+2 \rightarrow RP$ , label32 $\rightarrow PC$                                                                                                                                                                                                                                             | Ri: Temporary register (Refer to reference 1.)                                                                                                                    |
| *BRA32:D label32,Ri<br>*BEQ32:D label32,Ri<br>*BNE32:D label32,Ri<br>*BNC32:D label32,Ri<br>*BNC32:D label32,Ri<br>*BNC32:D label32,Ri<br>*BN32:D label32,Ri<br>*BV32:D label32,Ri<br>*BV32:D label32,Ri<br>*BLT32:D label32,Ri<br>*BLT32:D label32,Ri<br>*BLE32:D label32,Ri<br>*BLS32:D label32,Ri<br>*BLS32:D label32,Ri<br>*BLS32:D label32,Ri<br>*BLS32:D label32,Ri | $label32 \rightarrow PC$<br>if(Z==1)thenlabel32 \rightarrow PC<br>\uparrow s/Z==0<br>\uparrow s/C==1<br>\uparrow s/C==0<br>\uparrow s/N==1<br>\uparrow s/N==0<br>\uparrow s/V==1<br>\uparrow s/V==0<br>\uparrow s/VxorN==1<br>\uparrow s/VxorN==0<br>\uparrow s/(VxorN)orZ==1<br>\uparrow s/(VxorN)orZ==0<br>\uparrow s/CorZ==0 | Ri: Temporary register (Refer to reference 2.)<br>Ri: Temporary register (Refer to reference 3.)<br>↑<br>↑<br>↑<br>↑<br>↑<br>↑<br>↑<br>↑<br>↑<br>↑<br>↑<br>↑<br>↑ |

#### Table E-19 32-bit Delayed divergence macro instruction

Reference 1: CALL32:D

1) When label32-PC-2 is -0x800 - +0x7 fe, the instruction is generated as follows.

CALL:D label12

2) When label32-PC-2 is outside the area as per 1) and includes an external reference symbol, the command is generated as follows.
 LDI:32 #label32,Ri

CALL:D @Ri

Reference 2: BRA32:D

1) When label32-PC-2 is - 0x100 - + 0xfe, the instruction is generated as follows. BRA:D label9

2) When label32-PC-2 is outside the area as per 1) and includes an external reference symbol, the command is generated as follows.
 LDI:32 #label32,Ri
 JMP:D @Ri

Reference 3: Bcc32:D

1) When label32-PC-2 is - 0x100 - + 0xfe, the instruction is generated as follows. Bcc:D label9

2) When label32-PC-2 is outside the area as per 1) and includes an external reference symbol, the command is generated as follows.

Bxcc false xcc is a contradiction condition of cc. LDI:32 #label32,Ri JMP:D @Ri false:

# ■ Direct Addressing Instruction

| Table E-20 | Direct | addressing | instruction |
|------------|--------|------------|-------------|
|------------|--------|------------|-------------|

| Mnemonic                                                                                                                      | Туре                       | OP                               | CYCLE                                | NZVC         | Operation                                                                                                                                                                                                          | Remark                                           |
|-------------------------------------------------------------------------------------------------------------------------------|----------------------------|----------------------------------|--------------------------------------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|
| DMOV @dir10, R13<br>DMOV R13, @dir10<br>DMOV @dir10, @R13+<br>DMOV @R13+, @dir10*<br>DMOV @dir10, @-R15<br>DMOV @R15+, @dir10 | D<br>D<br>D<br>D<br>D<br>D | 08<br>18<br>0C<br>1C<br>0B<br>1B | b<br>a<br>2a<br>2a<br>2a<br>2a<br>2a | <br><br><br> | $(dir10) \rightarrow R13$<br>$R13 \rightarrow (dir10)$<br>$(dir10) \rightarrow (R13), R13+=4$<br>$(R13) \rightarrow (dir10), R13+=4$<br>$R15-=4, (R15) \rightarrow (dir10)$<br>$(R15) \rightarrow (dir10), R15+=4$ | Word<br>Word<br>Word<br>Word<br>Word<br>Word     |
| DMOVH @dir9, R13<br>DMOVH R13, @dir9<br>DMOVH @dir9, @R13+<br>DMOVH @R13+, @dir9 *                                            | D<br>D<br>D<br>D           | 09<br>19<br>0D<br>1D             | b<br>a<br>2a<br>2a                   | <br><br>     | $(dir9) \rightarrow R13$<br>R13 $\rightarrow$ (dir9)<br>(dir9) $\rightarrow$ (R13),R13+=2<br>(R13) $\rightarrow$ (dir9),R13+=2                                                                                     | Half word<br>Half word<br>Half word<br>Half word |
| DMOVB @dir8, R13<br>DMOVB R13, @dir8<br>DMOVB @dir8, @R13+<br>DMOVB @R13+, @dir8 *                                            | D<br>D<br>D<br>D           | 0A<br>1A<br>0E<br>1E             | b<br>a<br>2a<br>2a                   | <br><br>     | $(dir8) \rightarrow R13$<br>R13 $\rightarrow$ (dir8)<br>(dir8) $\rightarrow$ (R13),R13++<br>(R13) $\rightarrow$ (dir8),R13++                                                                                       | Byte<br>Byte<br>Byte<br>Byte                     |

#### Note:

The assembler calculates and sets values as follows in the dir8, dir9, and dir10 fields.

Dir8→dir, dir9/2→dir, dir10/4→dirdir8, dir9, dir10 are without sign.

### Resource Instruction

#### Table E-21 resource instruction

| Mnemonic        | Туре | OP | CYCLE | NZVC | Operation                                                                                      | Remark             |
|-----------------|------|----|-------|------|------------------------------------------------------------------------------------------------|--------------------|
| LDRES @Ri+, #u4 | C    | BC | а     |      | $(Ri) \rightarrow Resource of u4$ $Ri+=4$                                                      | u4: Channel number |
| STRES #u4, @Ri+ | С    | BD | а     |      | $\begin{array}{l} (\text{Ri}) \rightarrow \text{Resource of u4} \\ \text{Ri}{+=4} \end{array}$ | u4: Channel number |

### Coprocessor Control Instruction

#### Table E-22 Coprocessor control instruction

| Mnemonic                                                                                                                                                       | Туре        | OP                           | CYCLE                       | NZVC     | Operation                                           | Remark          |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|------------------------------|-----------------------------|----------|-----------------------------------------------------|-----------------|
| COPOP         #u4, #u8, CRj, CRi           COPLD         #u4, #u8, Rj, CRi           COPST         #u4, #u8, CRj, Ri           COPSV         #u4, #u8, CRj, Ri | E<br>E<br>E | 9F-C<br>9F-D<br>9F-E<br>9F-F | 2+a<br>1+2a<br>1+2a<br>1+2a | <br><br> | Operation instruction<br>Rj→CRi<br>CRj→Ri<br>CRj→Ri | Error trap none |

Note:

 $\bullet \quad \{ CRi \mid CRj \} := CR0 \mid CR1 \mid CR2 \mid CR3 \mid CR4 \mid CR5 \mid CR6 \mid CR7 \mid CR8 \mid CR9 \mid CR10 \mid CR11 \mid CR12 \mid CR13 \mid CR14 \mid CR15 \mid CR15 \mid CR14 \mid CR15 \mid CR14 \mid CR15 \mid CR1$ 

u4:= channel specification

u8:= command specification

# INDEX

#### Numerics

| 0 Detection                                 | 271 |
|---------------------------------------------|-----|
| 0 Detection Data Register (BSD0)            | 269 |
| 1 Detection                                 | 271 |
| 1 Detection Data Register (BSD1)            | 269 |
| 20-bit Delayed Divergence Macro Instruction | 323 |
| 20-bit Normal Divergence Macro Instruction  | 322 |
| 32-bit Delayed Divergence Macro Instruction | 325 |
| 32-bit Normal Divergence Macro Instruction  | 324 |

## Α

| A/D Converter Control Register (ADCH, ADCL)           | 239        |
|-------------------------------------------------------|------------|
| A/D Operation by Hard Conversion                      | 246        |
| A/D Operation by Soft Conversion                      | 245        |
| Activating Watchdog Timer                             | 82         |
| Addition and Subtraction Instruction                  | 315        |
| Address Offset Register (SxAO)                        | 255        |
| Area Mode Register 1 (AMD1)                           | 94         |
| Area of Bus Interface                                 | 88         |
| Area Selection Register (ASR) and Area Register (AMR) | Mask<br>91 |
| At Power On                                           | 22         |
| Auto Algorithm Execute State                          | 287        |

### В

| Bit Manipulation Instructions                                |
|--------------------------------------------------------------|
| Bit Ordering                                                 |
| Block Diagram of 10-bit A/D Converter238                     |
| Block Diagram of 10-bit General-purpose Prescaler            |
|                                                              |
| Block Diagram of 12-bit PWM204                               |
| Block Diagram of 16-bit Timer (Timer 0 to 4) 188             |
| Block Diagram of 8-/16-bit Timer/Counter 195                 |
| Block Diagram of 8-bit Pulse Width Counter 212               |
| Block Diagram of All MB91191/MB91192 Series4                 |
| Block Diagram of Bit Search Module 268                       |
| Block Diagram of Capstan Input 143                           |
| Block Diagram of Clock Generation Section 60                 |
| Block Diagram of Delayed Interrupt Module 226                |
| Block Diagram of Drum Input148                               |
| Block Diagram of External Bus Interface                      |
| Block Diagram of External Interrupt (INT0 to 2) 221          |
| Block Diagram of External Interrupt 1 (Key Input<br>Circuit) |

| Block Diagram of Flash Memory28                  | 1  |
|--------------------------------------------------|----|
| Block Diagram of FRC Capture15                   | 9  |
| Block Diagram of Gear Control Section7           | 7  |
| Block Diagram of Interrupt Controller23          | 0  |
| Block Diagram of Port 011                        | 9  |
| Block Diagram of Port 112                        | 1  |
| Block Diagram of Port 2, 312                     | 3  |
| Block Diagram of Port 4, 8, 913                  | 1  |
| Block Diagram of Port 512                        | 5  |
| Block Diagram of Port 6, 712                     | 8  |
| Block Diagram of Port A, B13                     | 5  |
| Block Diagram of Port C, D13                     | 7  |
| Block Diagram of Programmable Pulse Generate     | ٥r |
| (PPG0, 1)16                                      | 8  |
| Block Diagram of Real Timing Generator (RTG)17   | 8  |
| Block Diagram of Reel Input15                    | 2  |
| Block Diagram of Reset Factor Retention Circuit6 | 8  |
| Block Diagram of Serial I/O25                    | 0  |
| Block Diagram of Sleep Control Section7          | 3  |
| Block Diagram of Stop Control Section7           | 0  |
| Block Diagram of Watchdog Control Section8       | 2  |
| Branch Command with Delay Slot4                  | 2  |
| Branch Command without Delay Slot4               | 4  |
| Bus Access of Big Endian9                        | 7  |
| Bus Access of Little Endian9                     | 7  |
| Bus Interface8                                   | 9  |
| Byte Access11                                    | 0  |
| Byte Ordering3                                   | 7  |
|                                                  |    |

# С

| 235 |
|-----|
| 215 |
| 144 |
| 142 |
| 145 |
| C)  |
| 145 |
| 163 |
| 165 |
| 164 |
| 160 |
| 164 |
| 272 |
| 269 |
|     |

# D

| Data Access                                  |          |
|----------------------------------------------|----------|
| Data Bus Width                               | .99, 105 |
| Data Format                                  | .99, 104 |
| Data Register (GPRD)                         | 264      |
| Dedicated Registers List                     | 29       |
| Delay Divergence Instruction                 | 320      |
| Delay Slot                                   | 54       |
| Delayed Interrupt Control Register (DICR)    | 227      |
| Detection Result Register (BSRR)             | 270      |
| Differences between Little Endian and Big Er | ndian    |
|                                              | 104      |
| Direct Addressing Area                       | 24       |
| Direct Addressing Instruction                | 326      |
| Division Operation and PO Output             | 265      |
| DLYI Bit of DICR                             | 228      |
| Drum Control Register (DRMC)                 | 149      |
| Drum Input                                   | 142      |
| Drum Input Control Register (DRMDVC)         | 150      |
| Drum Mask Timer Control Register (DRMMT      | C)151    |
|                                              |          |

# Ε

| EIT (Exception, Interruption, and Trap)  | 45 |
|------------------------------------------|----|
| EIT Factor                               | 45 |
| EIT Vector Table                         |    |
| External Bus Access                      |    |
| External Clock Mode (Only Timer 4)       |    |
| External Interrupt Enable Register (EIE) |    |
| External Interrupt Request Flag (EIF)    |    |
| External Reset Input                     | 22 |
|                                          |    |

#### F

| Feature of 10-bit A/D Converter                  | . 238          |
|--------------------------------------------------|----------------|
| Feature of 10-bit General-purpose Prescaler      | . 262          |
| Feature of 12-bit PWM                            | . 204          |
| Feature of 8-/16-bit Timer/Counter               | . 195          |
| Feature of 8-bit Pulse Width Counter             | . 212          |
| Feature of Bit Search Module                     | . 268          |
| Feature of CPU Architecture                      | 26             |
| Feature of External Bus Interface                | 86             |
| Feature of External Interrupt                    | . 218          |
| Feature of External Interrupt (INT0 to 2)        | . 221          |
| Feature of FRC Capture                           | . 158          |
| Feature of MB91191/MB91192 Series                | 2              |
| Feature of Programmable Pulse Generator (PPG     | i0, 1)         |
|                                                  | . 168          |
| Feature of Real Timing Generator (RTG)           | . 178          |
| Feature of Serial I/O                            | . 250          |
| Feature of Timer                                 | . 186          |
| Flash Memory Status Register (FSTR)              | . 284          |
| FRC Count Data Register (FRCD2 to 0)             | . 164          |
| FR-CPU Programming Mode (16-bit, Read/Write      | <del>)</del> ) |
|                                                  | . 286          |
| FR-CPU ROM Mode (32-bit, Read Only)              | . 286          |
| Functions of I/O Port 0                          | . 119          |
| Functions of I/O Port 1                          | . 121          |
| Functions of I/O Port 2, 3                       | . 123          |
| Functions of Port 4, 8, 9                        | . 131          |
| Functions of Port 5                              | . 125          |
| Functions of Port A, B                           | . 135          |
| Functions of Port C, D                           | . 137          |
| Functions of Port A, B<br>Functions of Port C, D | . 135<br>. 137 |

# G

| Gear Control Register (GCR) | . 65 |
|-----------------------------|------|
| General-purpose Register    | . 36 |

### Н

| Half-word Access                          | 109 |
|-------------------------------------------|-----|
| Handling NC Pin                           | 22  |
| Hard Conversion FIFO Data Register (HCFD) | 243 |
| Hard Conversion Status Register (HCSR)    | 242 |
| Hardware Sequence Flag                    | 292 |
| How to Read the Instruction List          | 310 |

# I

| I/O Circuit Type        | 15  |
|-------------------------|-----|
| I/O Мар                 | 298 |
| Initialization by Reset | 55  |

| Initiation Procedure of Real Timing Generator | (RTG) |
|-----------------------------------------------|-------|
|                                               | 183   |
| Instruction Format                            | 313   |
| Instruction List of FR Series                 | 314   |
| Internal Memory Area                          | 276   |
| Interrupt Control                             | 287   |
| Interrupt Control Register (ICRxx)            | 232   |
| Interrupt Function                            | 259   |
| Interrupt level of EIT                        | 46    |
| Interrupt Number                              | 228   |
| Interrupt Stack                               | 47    |
| Interrupt Vector                              | 306   |

# Κ

| Key Input Control Register (KEYC) | 220 |
|-----------------------------------|-----|
| Key Input Status Register (KEYS)  | 220 |

# L

| Level Mask to Interruption/NMI            | .46 |
|-------------------------------------------|-----|
| Limitations for Branch Command with Delay | 43  |
| Little Endian Register (LER)              | 96  |
| Logical Operation Instruction             | 315 |

### Μ

| Measurement Accuracy of Peripheral Circuit R<br>to FRC and Output Timing Accuracy | elative     |
|-----------------------------------------------------------------------------------|-------------|
| Memory Loading Instruction                                                        | 318         |
| Memory Map                                                                        | 24, 39      |
| Memory Map and Sector Construction                                                | 282         |
| Memory Store Instruction                                                          | 318         |
| Mode (MD0 to MD2) Pin                                                             | 22          |
| Mode Data                                                                         | 57          |
| Mode Pin                                                                          | 56          |
| Mode Register (MODR)                                                              | 57          |
| Multiplication and Division Instructions                                          | 316         |
| Multiplication and Division Result Register MDL)                                  | (MDH/<br>31 |

### Ν

| Normal Divergence (There is no delay) Instruction |     |
|---------------------------------------------------|-----|
|                                                   | 319 |
| Note on Using External Clock                      | 22  |
| Notes on Writing to Mode Register (MODR)          | 58  |

# 0

| 151 |
|-----|
| 201 |
|     |
| 258 |
|     |

| Operation of 12-bit PWM208                                |
|-----------------------------------------------------------|
| Operation of 16-bit Timer (Timer 0 to 4)193               |
| Operation of 8-bit External Clock Mode (Event Counter)201 |
| Operation of Branch Command with Delay Slot42             |
| Operation of Branch Command without Delay Slot 44         |
| Operation of Capstan Input146                             |
| Operation of Drum Input151                                |
| Operation of EIT51                                        |
| Operation of External Interrupt (INT0 to 2)223            |
| Operation of External Interrupt 1 (Key Input Circuit)     |
|                                                           |
| Operation of INT Instruction52                            |
| Operation of Reel Input155                                |
| Operation of RETI Instruction54                           |
| Operation of Serial I/O257                                |
| Operation of Step Trace Trap53                            |
| Operation of Undefined Instruction Exception53            |
| Output Data Register (RTGxD)182                           |
| Output Operation of PPG175                                |
| Overview of Flash Memory280                               |
| Overview of Instructions40                                |
| Overview of Sleep Status73                                |
| Overview of Stop Status70                                 |
| Overview of Sleep Status73 Overview of Stop Status70      |

# Ρ

| Package Dimension (FLGA-144)              | 6   |
|-------------------------------------------|-----|
| Package Dimension (LQFP-120)              | 5   |
| Pin                                       | 9   |
| Pin Assignment (FLGA-144)                 | 8   |
| Pin Assignment (LQFP-120)                 | 7   |
| Pin Function List                         | 9   |
| Port 6, 7                                 | 127 |
| Power Supply Pin                          | 22  |
| PPG0 Frame Data                           | 174 |
| PPG1 Frame Data                           | 174 |
| PPGx Control Register (PPGxC)             | 171 |
| Precaution when Clear IF Flag             | 176 |
| Precautions                               | 21  |
| Precautions when Designing                | 18  |
| Precautions when Mounting Package         | 19  |
| Prescaler Control Register (GPRC)         | 263 |
| Priority Level of EIT Factor Acceptance   | 49  |
| Priority Order Evaluation                 | 233 |
| Priority Order of A/D Conversion          | 246 |
| Program Access                            | 38  |
| Program Counter (PC)                      | 29  |
| Program Example of External Bus Operation | 113 |

| Program Specification   | Example   | of   | External | Bus   |
|-------------------------|-----------|------|----------|-------|
| Operation               |           |      |          | .113  |
| Program Status Registe  | r (PS)    |      | 2        | 9, 32 |
| Pulse Input Mask Functi | ion       |      |          | .215  |
| Pulse Width Count Open  | ration    |      |          | .215  |
| PWC Control Register (  | PWCC)     |      |          | .213  |
| PWC Data Register (PV   | VCD)      |      |          | .214  |
| PWMx Control Register   | (PWMxC)   |      |          | .206  |
| PWMx0 to 2 Data Regis   | ter (PWMD | Dxx) |          | .207  |

# R

| Reading of FRC Count Data                            | 165   |
|------------------------------------------------------|-------|
| Ready/Busy Signal (RDY/BUSYX)                        | 292   |
| Reel Control Register (RLC)                          | 153   |
| Reel Input                                           | 142   |
| Reel Input Control Register (RLxDVC)                 | 154   |
| Reel Mask Timer Control Register (RLxMTC)            | 155   |
| Register in Clock Generation Section                 | 59    |
| Register List of 10-bit A/D Converter                | 238   |
| Register List of 10-bit General-purpose Prescale     | r262  |
| Register list of 12-bit PWM                          | 205   |
| Register List of 16-bit Timer (Timer 0 to 4)         | 189   |
| Register List of 8-/16-bit Timer/Counter             | 196   |
| Register List of 8-bit Pulse Width Counter           | 212   |
| Register List of Bit Search Module                   | 268   |
| Register List of Capstan Input                       | 143   |
| Register List of Delayed Interrupt Module            | 226   |
| Register List of Drum Input                          | 148   |
| Register List of External Bus Interface              | 90    |
| Register List of External Interrupt (INT0 to 2)      | 221   |
| Register List of External Interrupt 1 (Key Input Cir | cuit) |
|                                                      | 219   |
| Register List of Flash Memory                        | 281   |
| Register List of FRC Capture                         | 158   |
| Register List of I/O Port                            | 118   |
| Register List of Interrupt Controller                | 231   |
| Register List of Programmable Pulse Gener            | rator |
| (PPG0, 1)                                            | 170   |
| Register List of Real Timing Generator (RTG)         | 180   |
| Register List of Reel Input                          | 152   |
| Register List of Serial I/O                          | 251   |
| Register List of Timer                               | 187   |
| Register List of Wait Controller                     | 276   |
| Registers for Port 0                                 | 120   |
| Registers for Port 1                                 | 122   |
| Registers for Port 2, 3                              | 124   |
| Registers for Port 4, 8, 9                           | 132   |
| Registers for Port 5                                 | 126   |
| Registers for Port 6 7                               | 129   |

| . 136        |
|--------------|
| . 138        |
| ontrol<br>97 |
| e            |
| . 173        |
| 55           |
| imer<br>61   |
| 83           |
| 55           |
| . 326        |
| s309         |
| 78           |
| 74           |
| . 235        |
| 71           |
| 45           |
| 30           |
| . 183        |
| . 181        |
|              |

# S

| 273            |
|----------------|
| 252            |
| 256            |
| 77             |
| 68             |
| 317            |
| egister<br>240 |
| 242            |
| 241            |
| 63             |
| 172            |
| 176            |
| 259            |
| 76             |
| 247            |
| 312            |
| 30             |
|                |

### Т

| Table Base Register (TBR)                   | 30         |
|---------------------------------------------|------------|
| Table for Clock Series List of Peripheral R | lesource81 |
| The Other Instruction                       | 321        |
| The Relationship between the Data Bus       | Width and  |
| Control Signal                              | 98         |
| Time Division I/O Interface                 | 112        |

| Timebase Timer                               | . 83 |
|----------------------------------------------|------|
| Timebase Timer Clear Register (CTBR)         | . 64 |
| Timer Control Register 0 (TxCR0)             | 198  |
| Timer Control Register 1 (TxCR1)             | 197  |
| Timer Control Register H (TxCRH)             | 191  |
| Timer Control Register L (TxCRL)             | 190  |
| Timer Count Register H, L (TxCDH, TxCDL)     | 192  |
| Timer Data Register 1, 0 (TxDR1, TxDR0)      | 200  |
| Timer Data Register H, L (TxDRH, TxDRL)      | 192  |
| Timing Data Register (PPGxT)                 | 172  |
| Timing Data Register (RTGxT)                 | 182  |
| Transfer Byte Number Setting Register (SxBR) | 255  |
| Transfer Instruction between Registers       | 319  |
| Transition to Sleep Status                   | . 74 |
| Transition to Stop Status                    | . 71 |

# U

| Update Operation of Reload Data Latch | 265 |
|---------------------------------------|-----|
| Update procedure of PWM data          | 209 |
| Update Timing Data Register           | 176 |
| User Stack Pointer (USP)              | 31  |

# ۷

| Value | Move  | Operation | of Value | Sets/16 | Bits/32 | Bits |
|-------|-------|-----------|----------|---------|---------|------|
|       | Immed | liately   |          |         |         | .317 |

#### W

| Wait Control Register (WAITC)               | 277  |
|---------------------------------------------|------|
| Watchdog Reset Generation Delay Register (V | VPR) |
|                                             | 67   |
| Word Access                                 | 108  |

CM71-10113-1E

FUJITSU SEMICONDUCTOR • CONTROLLER MANUAL FR20 32 BIT MICRO CONTROLLER MB91191/MB91192 SERIES HARDWARE MANUAL March 2004 the first edition

PublishedFUJITSU LIMITEDElectronic DevicesEditedBusiness Promotion Dept.

Free Manuals Download Website <u>http://myh66.com</u> <u>http://usermanuals.us</u> <u>http://www.somanuals.com</u> <u>http://www.4manuals.cc</u> <u>http://www.4manuals.cc</u> <u>http://www.4manuals.cc</u> <u>http://www.4manuals.com</u> <u>http://www.404manual.com</u> <u>http://www.luxmanual.com</u> <u>http://aubethermostatmanual.com</u> Golf course search by state

http://golfingnear.com Email search by domain

http://emailbydomain.com Auto manuals search

http://auto.somanuals.com TV manuals search

http://tv.somanuals.com